产品概述
描述
The Smart Reset™ devices provide a useful feature that ensures inadvertent short reset push-button closures do not cause system resets. This is done by implementing extended Smart Reset™ input delay time (tSRC) and combined push-button inputs, which together ensures a safe reset and eliminates the need for a specific dedicated reset button.
This reset configuration provides versatility and allows the application to discriminate between a software generated interrupt and a hard system reset. When the input push-buttons are connected to microcontroller interrupt inputs, and are closed for a short time, the processor can only be interrupted. If the system still does not respond properly, continuing to keep the push-buttons closed for the extended setup time tSRCcauses a hard reset of the processor through the reset outputs.
The STM6520 has two combined delayed Smart Reset™ inputs (SR0, SR1) with two user-selectable delayed Smart Reset™ setup time (tSRC) options of 7.5 s and 12.5 s typ., selected by a dual-state Smart Reset™ DSR input pin. When DSR is connected to ground, tSRC= 7.5 s, when connected to VCC, tSRC= 12.5 s (typ.). There are two reset outputs, both going active simultaneously after both of the Smart Reset™ inputs were held active for the selected tSRC delay time. The outputs remain asserted until either or both inputs go to inactive logic level (for this device the output reset pulse duration is fully push-button controlled, meaning neither fixed nor minimum reset pulse width, nor power-on reset pulse is implemented). The first reset output, RST1, is active-low, open-drain; the second reset output, RST2, is active-high, push-pull. The device fully operates over a broad VCC range 1.65 to 5.5 V. Below 1.575 V typ. the inputs are ignored and outputs are deasserted; the deasserted reset output levels are then valid down to 1.0 V.
-
所有功能
- Dual Smart Reset™ push-button inputs, with user-selectable extended reset setup delay (by two-state input logic): tSRC = 6, 10 s (min.)
- Push-button controlled reset pulse duration (no fixed nor minimum pulse width guaranteed)
- No power-on reset
- Dual reset outputs
-
RST1 - active-low, open-drain - RST2 - active-high, push-pull
-
- Fixed Smart Reset™ input logic voltage levels
- Broad operating voltage range 1.65 V to 5.5 V, inactive reset output levels valid down to 1.0 V
- Low supply current 1.5 μA
- Operating temperature: –30 °C to +85 °C
- TDFN8 package: 2 mm x 2 mm x 0.75 mm
- RoHS compliant
电路原理图
特别推荐
EDA符号、封装和3D模型
质量与可靠性
| 产品型号 | Marketing Status | 包 | 等级规格 | 符合RoHS级别 | Longevity Commitment | Longevity Starting Date | 材料声明** |
|---|---|---|---|---|---|---|---|
| STM6520AQRRDG9F | 批量生产 | DFN-8L P 0.5 mm | 工业 | Ecopack3 | - | - |
(**) st.com上提供的材料声明表单可能是基于包装系列中最常用的封装的通用文档。因此,它们可能不是100%适用于特定的设备。有关特定设备的信息,请联系 销售支持。
You’re now leaving st.com and will be re-directed to our Partner’s website.
For the latest innovations and solutions from ST, sign up for our newsletters.
样片和购买
| 产品型号 | 供货状态 | Budgetary Price (US$)*/Qty | 从ST订购 | Order from distributors | 包 | 包装类型 | RoHS | Country of Origin | ECCN (US) | ECCN (EU) | Operating temperature (°C) | Operating Temperature (°C) (max) | Reset pulse width (mS) (min) | Reset pulse width (mS) (max) | ||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 最小值 | 最大值 | |||||||||||||||
| STM6520AQRRDG9F | | | distributors 无法联系到经销商,请联系我们的销售办事处 |
|
| |||||||||||
STM6520AQRRDG9F 批量生产