

Errata sheet

## STM32WL30KB and STM32WL30K8 device errata

## **Applicability**

This document applies to the part numbers of STM32WL30xx devices and the device variants as stated in this page. It gives a summary and a description of the device errata, with respect to the device datasheet and reference manual RM0511. Deviation of the real device behavior from the intended device behavior is considered to be a device limitation. Deviation of the description in the reference manual or the datasheet from the intended device behavior is considered to be a documentation erratum. The term "errata" applies both to limitations and documentation errata.

**Table 1. Device summary** 

| Reference   | Part numbers             |
|-------------|--------------------------|
| STM32WL30xx | STM32WL30KB, STM32WL30K8 |

### **Table 2. Device variants**

| Beforence   | Silicon revision codes        |                       |  |
|-------------|-------------------------------|-----------------------|--|
| Reference   | Device marking <sup>(2)</sup> | DIE_ID <sup>(1)</sup> |  |
| STM32WL30xx | В                             | 0x0120                |  |

- 1. Register system controller (SYSCFG) DIE\_ID register.
- 2. Refer to the device datasheet for how to identify this code on different types of package.



# Summary of device errata

The following table gives a quick reference to the STM32WL30xx device limitations and their status:

A = limitation present, workaround available

N = limitation present, no workaround available

P = limitation present, partial workaround available

"-" = limitation absent

Applicability of a workaround may depend on specific conditions of target application. Adoption of a workaround may cause restrictions to target application. Workaround for a limitation is deemed partial if it only reduces the rate of occurrence and/or consequences of the limitation, or if it is fully effective for only a subset of instances on the device or in only a subset of operating modes, of the function concerned.

Table 3. Summary of device limitations

| Function | Section | Limitation                                                                                         | Status |
|----------|---------|----------------------------------------------------------------------------------------------------|--------|
| Function |         | Limitation                                                                                         |        |
|          | 2.2.1   | MR_SUBG: aborting a TX command may lead to unpredictable behavior in some conditions               | А      |
|          | 2.2.2   | MR_SUBG: the data buffer manager threshold status flags can be wrongly reported in some conditions | А      |
|          | 2.2.3   | MR_SUBG: the POSTAMBLE feature does not work with 4-(G)FSK modulation                              | Α      |
| System   | 2.2.4   | MR_SUBG: the "whitening before FEC" feature is not functional                                      | Α      |
| System   | 2.2.5   | MR_SUBG: a continuous wave (CW) transmission cannot be stopped in a specific PA ramp configuration | А      |
|          | 2.2.6   | MR_SUBG: selectivity degradation for some channels                                                 | Α      |
|          | 2.2.7   | MR_SUBG: CS_F flag is ignored by the sequencer in some cases                                       | Α      |
|          | 2.2.8   | Nonbonded GPIOs on VFQFPN32 with default configuration cause increased power consumption           | Α      |

ES0653 - Rev 2 page 2/9



# 2 Description of device errata

The following sections describe the errata of the applicable devices with Arm<sup>®</sup> core and provide workarounds if available. They are grouped by device functions.

Note:

Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

### **2.1** Core

Reference manual and errata notice for the Arm® Cortex®-M0+ core revision r0p1 is available from http://infocenter.arm.com.

### 2.2 System

### 2.2.1 MR\_SUBG: aborting a TX command may lead to unpredictable behavior in some conditions

### **Description**

Issuing an SABORT on a TX command may lead to unpredictable event on AHB if it happens during the DBM prefetch phase..

This may lead to an AHB protocol violation.

#### Workaround

The SW must ensure the Radio FSM state reaches the TX state before to send the SABORT command.

# 2.2.2 MR\_SUBG: the data buffer manager threshold status flags can be wrongly reported in some conditions

### Description

The TX\_ALMOST\_EMPTY\_x\_F and RX\_ALMOST\_FULL\_x\_F flags can be raised inappropriately if the DATABUFFER THR is modified between 2 commands.

This may lead to an AHB protocol violation.

### Workaround

These flags must be cleared before the start of a new command.

### 2.2.3 MR\_SUBG: the POSTAMBLE feature does not work with 4-(G)FSK modulation

### **Description**

The POSTAMBLE pattern is limited to 010101... or 101010... whatever the selected modulation. The HW does not automatically adapt the POSTAMBLE pattern when the 4-(G)FSK modulation is selected (as for the PREAMBLE). This causes a constant frequency deviation during the POSTAMBLE period. This frequency depends on the selected constellation mapping.

### Workaround

Build the POSTAMBLE by software. This solution requires almost all of the frame to be built by software (from LENGTH, if present in the frame, to the POSTAMBLE):

- Only fixed length configuration can be used (FIX\_VAR\_LEN=0) on transceiver
- The hardware CRC must be disabled (to build in software)
- PCKLEN must be programmed with the full frame length (from LENGTH if present, to POSTAMBLE)

ES0653 - Rev 2 page 3/9



• If the receiver expects the length in the frame, a "LENGTH" bit field can be added by software when building the frame in the data buffer. In this case, the value must not be aligned on the PCKLEN value but on the PAYLOAD value.

### 2.2.4 MR SUBG: the "whitening before FEC" feature is not functional

### Description

The HW feature implemented to revert the order of a FEC + whitening sequence to have whitening first and then FEC is not functional. The frame generated when this feature is activated (PCKT\_CTRL[10] = WHIT\_BF\_FEC = 1) does not fit with the expected frame.

The PCKT\_CTRL[10] bit must be kept to 0 as this HW feature cannot be used.

### Workaround

The feature can be built through a mixed SW/HW solution: the whitening (in transmission) / dewhitening (in reception) shall be done by SW while the FEC may be done by HW.

Note:

CRC and LENGTH information, if required to be present in the frame, shall be managed by SW  $(PCKT\_CONFIG[2:0] = CRC\_MODE[2:0] = 3'b000$  and  $PCKT\_CONFIG[11] = FIX\_VAR\_LEN = 0)$ , as they both need to be (de)whitened.

# 2.2.5 MR\_SUBG: a continuous wave (CW) transmission cannot be stopped in a specific PA ramp configuration

### Description

When PA\_CONFIG[14] = PA\_RAMP\_ENABLE bit is set to 1 and PA\_CONFIFG[1:0] = PA\_RAMP\_STEP\_WIDTH[1:0] is different from zero, it is not possible to stop a CW transmission through the SABORT command. This limitation does not impact other configurations.

Need to take care of PA CONFIG setting before generating a CW transmission.

### Workaround

To modify the power ramp shape (smaller/larger steps) on a CW transmission, the user can modify the data rate parameter. The PA steps are managed as a ratio of a bit period, and so is impacted by the data rate selection. On the other hand, the data rate information has no impact on the CW, as it does not modulate any data.

### 2.2.6 MR\_SUBG: selectivity degradation for some channels

### Description

When the SMPS is on, for carriers which are multiples of fXO/12 or fXO/6, the sensitivity can be strongly degraded. (fXO is the HSE crystal frequency, nominally 48 MHz).

This causes sensitivity degradation.

### Workaround

Several workarounds are possible:

- 1. Change the crystal frequency in the range 47 MHz-50 MHz.
- 2. Use the Bypass-on-the-fly feature.
- 3. Change the SMPS internal clock frequency via the KRM feature.

### 2.2.7 MR\_SUBG: CS\_F flag is ignored by the sequencer in some cases

### **Description**

The FAST\_RX\_TERM\_F flag is raised 16 µs after the Fast Termination counter expiration (to let the radio exit RX state and reach IDLE state). If enough power reaches the antenna during the first 250 ns of this phase, the CS\_F is also raised.

ES0653 - Rev 2 page 4/9



In this scenario, both CS\_F and FAST\_RX\_TERM\_F will be raised, but the CS\_F, that is raised first, shall be ignored, the relevant flag is the FAST\_RX\_TERM\_F.

The programmed sequence is not correctly handled in this case.

### Workaround

This behavior requires some precaution when building scenarios through the Sequencer. For instance, if the CS\_F is defined as a match event in NextAction1Mask and the FAST\_RX\_TERM\_F is defined as a match event in the other NextAction2Mask in a SeqAction0, there is the need to add the FAST\_RX\_TERM\_F as a match event in the SeqAction1 to move to SeqACtion2 (which is the actual state that shall be reached because of the FAST\_RX\_TERM\_F).

# 2.2.8 Nonbonded GPIOs on VFQFPN32 with default configuration cause increased power consumption

### **Description**

In the VFQFPN32 configuration, some nonbonded GPIOs are configured upon reset by hardware to push-pull output set to level 0 with the pull-up device enabled. This configuration causes continuous current flow from  $V_{DD1}$  ( $V_{DDIO}$ ) to ground, leading to an additional power consumption of approximately 1.2 mA in Run mode.

The list of nonbonded GPIOs on VFQFPN32 configuration is as follows:

PA4, PA5, PA6, PA7, PA12, PA13, PA14, PA15, PB3, PB4, PB5, PB8, PB9, PB10, PB11.

### Workaround

At startup, reconfigure the nonbonded GPIOs by enabling the pull-down resistor instead of the pull-up resistor.

ES0653 - Rev 2 page 5/9



## Important security notice

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST
  products. These certification bodies are therefore independently responsible for granting or revoking
  security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations,
  assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies.
- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.

ES0653 - Rev 2 page 6/9



# **Revision history**

Table 4. Document revision history

| Date        | Version | Changes                                                                                        |
|-------------|---------|------------------------------------------------------------------------------------------------|
| 07-Feb-2025 | 1       | Initial release.                                                                               |
| 28-Jul-2025 | 2       | Added Nonbonded GPIOs on VFQFPN32 with default configuration cause increased power consumption |

ES0653 - Rev 2 page 7/9



# **Contents**

| 1  | Sum     | Summary of device errata     |                                                                                                    |   |
|----|---------|------------------------------|----------------------------------------------------------------------------------------------------|---|
| 2  |         | Description of device errata |                                                                                                    |   |
|    | 2.1     | -                            |                                                                                                    |   |
|    | 2.2     | System                       |                                                                                                    | 3 |
|    |         | 2.2.1                        | MR_SUBG: aborting a TX command may lead to unpredictable behavior in some conditions               | 3 |
|    |         | 2.2.2                        | MR_SUBG: the data buffer manager threshold status flags can be wrongly reported in some conditions | 3 |
|    |         | 2.2.3                        | MR_SUBG: the POSTAMBLE feature does not work with 4-(G)FSK modulation                              | 3 |
|    |         | 2.2.4                        | MR_SUBG: the "whitening before FEC" feature is not functional                                      | 4 |
|    |         | 2.2.5                        | MR_SUBG: a continuous wave (CW) transmission cannot be stopped in a specific PA ramp configuration | 4 |
|    |         | 2.2.6                        | MR_SUBG: selectivity degradation for some channels                                                 | 4 |
|    |         | 2.2.7                        | MR_SUBG: CS_F flag is ignored by the sequencer in some cases                                       | 4 |
|    |         | 2.2.8                        | Nonbonded GPIOs on VFQFPN32 with default configuration cause increased power consumption           | 5 |
| lm | oortant | securit                      | y notice                                                                                           | 6 |
| Re | vision  | history .                    |                                                                                                    | 7 |
|    |         |                              |                                                                                                    |   |

ES0653 - Rev 2 page 8/9



### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice.

In the event of any conflict between the provisions of this document and the provisions of any contractual arrangement in force between the purchasers and ST, the provisions of such contractual arrangement shall prevail.

The purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

The purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of the purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

If the purchasers identify an ST product that meets their functional and performance requirements but that is not designated for the purchasers' market segment, the purchasers shall contact ST for more information.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics - All rights reserved

ES0653 - Rev 2 page 9/9