

## STM32H7A3xI STM32H7A3xG STM32H7B0xB STM32H7B3xI

Errata sheet

## STM32H7A3xI/G, STM32H7B0xB and STM32H7B3xI device errata

## **Applicability**

This document applies to the part numbers of STM32H7A3xI/G, STM32H7B0xB and STM32H7B3xI devices and the device variants as stated in this page.

It gives a summary and a description of the device errata, with respect to the device datasheet and reference manual RM0455.

Deviation of the real device behavior from the intended device behavior is considered to be a device limitation. Deviation of the description in the reference manual or the datasheet from the intended device behavior is considered to be a documentation erratum. The term "errata" applies both to limitations and documentation errata.

Table 1. Device summary

| Reference     | Part numbers                                                                                                                                                                         |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM32H7A3xI/G | STM32H7A3RI, STM32H7A3VI, STM32H7A3QI, STM32H7A3ZI, STM32H7A3AI, STM32H7A3II, STM32H7A3NI, STM32H7A3LI, STM32H7A3RG, STM32H7A3VG, STM32H7A3ZG, STM32H7A3AG, STM32H7A3IG, STM32H7A3NG |
| STM32H7B0xB   | STM32H7B0AB, STM32H7B0IB, STM32H7B0RB, STM32H7B0VB, STM32H7B0ZB                                                                                                                      |
| STM32H7B3xI   | STM32H7B3RI, STM32H7B3VI, STM32H7B3QI, STM32H7B3ZI, STM32H7B3AI, STM32H7B3NI, STM32H7B3LI                                                                                            |

Table 2. Device variants

| Reference   | Silicon revision codes        |                       |  |  |
|-------------|-------------------------------|-----------------------|--|--|
| Reference   | Device marking <sup>(1)</sup> | REV_ID <sup>(2)</sup> |  |  |
| STM32H7A3xI | Z                             | 0x1001                |  |  |
| STM32H7A3xG | Z                             | 0x1001                |  |  |
| STM32H7B3xl | Z                             | 0x1001                |  |  |
| STM32H7B0xB | Z                             | 0x1001                |  |  |
| STM32H7A3xI | X                             | 0x1007                |  |  |
| STM32H7A3xG | X                             | 0x1007                |  |  |
| STM32H7B3xl | X                             | 0x1007                |  |  |
| STM32H7B0xB | X                             | 0x1007                |  |  |

<sup>1.</sup> Refer to the device datasheet for how to identify this code on different types of package.

<sup>2.</sup> REV\_ID[15:0] bitfield of DBGMCU\_IDC register.



## 1 Summary of device errata

The following table gives a quick reference to the STM32H7A3xI/G, STM32H7B0xB and STM32H7B3xI device limitations and their status:

A = limitation present, workaround available

N = limitation present, no workaround available

P = limitation present, partial workaround available

"-" = limitation absent

Applicability of a workaround may depend on specific conditions of target application. Adoption of a workaround may cause restrictions to target application. Workaround for a limitation is deemed partial if it only reduces the rate of occurrence and/or consequences of the limitation, or if it is fully effective for only a subset of instances on the device or in only a subset of operating modes, of the function concerned.

Table 3. Summary of device limitations

|          |         | Limitation                                                                                                    |   | atus      |  |
|----------|---------|---------------------------------------------------------------------------------------------------------------|---|-----------|--|
| Function | Section |                                                                                                               |   | Rev.<br>X |  |
| Core     | 2.1.1   | CPUID register returns r1p1 instead of r1p2                                                                   | N | N         |  |
|          | 2.2.1   | Performing a system reset during Flash memory program or erase operation is not supported                     | N | _         |  |
| System   | 2.2.2   | LSE CSS detection occurs even when the LSE CSS is disabled                                                    | Р | Р         |  |
|          | 2.2.3   | Secure firmware install (SFI) is not supported                                                                | N | N         |  |
| BDMA     | 2.3.1   | BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear           | Α | Α         |  |
|          | 2.4.1   | SOFx not asserted when writing into DMAMUX_CCFR register                                                      | N | N         |  |
|          | 2.4.2   | OFx not asserted for trigger event coinciding with last DMAMUX request                                        | N | N         |  |
| DMAMUX   | 2.4.3   | OFx not asserted when writing into DMAMUX_RGCFR register                                                      | N | N         |  |
|          | 2.4.4   | Wrong input DMA request routed upon specific DMAMUX_CxCR register write coinciding with synchronization event | Α | Α         |  |
|          | 2.5.1   | Dummy read cycles inserted when reading synchronous memories                                                  | N | N         |  |
| FMC      | 2.5.2   | Wrong data read from a busy NAND memory                                                                       | Α | Α         |  |
|          | 2.5.3   | Unsupported read access with unaligned address                                                                | Р | Р         |  |
|          | 2.6.1   | Indirect read and automatic status-polling transfers without address phase not starting                       | Α | Α         |  |
|          | 2.6.2   | Period defined in MAXTRAN bitfield not respected in specific condition                                        | Р | Р         |  |
|          | 2.6.3   | DTR octal-SPI indirect read data corrupted if last two bytes are read at a specific condition                 | Α | Α         |  |
|          | 2.6.4   | Spurious interrupt in AND-match polling mode with full data masking                                           | Α | Α         |  |
|          | 2.6.5   | Hybrid wrap data transfer corruption upon an internal event                                                   | Α | Α         |  |
| OCTOSPI  | 2.6.6   | Hybrid wrap registers not functional                                                                          | Α | Α         |  |
| 0010311  | 2.6.7   | Odd address alignment and odd byte number not supported at specific conditions                                | Α | Α         |  |
|          | 2.6.8   | Memory-mapped write error response when DQS output is disabled                                                | Р | Р         |  |
|          | 2.6.9   | Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split             | Α | Α         |  |
|          | 2.6.10  | Single-, dual- and quad-SPI modes not functional with DQS input enabled                                       | N | N         |  |
|          | 2.6.11  | Additional bytes read in Indirect mode with DQS input enabled when data length is too short                   | Α | Α         |  |

ES0478 - Rev 12 page 2/31



|              |         | Sta                                                                                                                                             | itus      |           |
|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|
| Function     | Section | Limitation                                                                                                                                      | Rev.<br>Z | Rev.<br>X |
|              | 2.6.12  | Data not sampled correctly on reads without DQS and with less than two cycles before the data phase                                             | А         | Α         |
| OCTOSPI      | 2.6.13  | Deadlock can occur under certain conditions                                                                                                     | Α         | Α         |
|              | 2.6.14  | OCTOSPI DDR mode not supported with DQS disabled                                                                                                | N         | N         |
|              | 2.7.1   | New context conversion initiated without waiting for trigger when writing new context in ADC_JSQR with JQDIS = 0 and JQM = 0                    | Α         | Α         |
|              | 2.7.2   | Two consecutive context conversions fail when writing new context in ADC_JSQR just after previous context completion with JQDIS = 0 and JQM = 0 | А         | А         |
| ADC          | 2.7.3   | Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode                                  | Α         | Α         |
|              | 2.7.4   | ADC_AWDy_OUT reset by non-guarded channels                                                                                                      | Α         | Α         |
|              | 2.7.5   | Injected data stored in the wrong ADC_JDRx registers                                                                                            | Α         | Α         |
|              | 2.7.6   | ADC slave data may be shifted in Dual regular simultaneous mode                                                                                 | Α         | Α         |
| DAG          | 2.8.1   | Invalid DAC channel analog output if the DAC channel MODE bitfield is programmed before DAC initialization                                      | Α         | Α         |
| DAC          | 2.8.2   | DMA underrun flag not set when an internal trigger is detected on the clock cycle of the DMA request acknowledge                                | N         | N         |
|              | 2.9.1   | Overshoot on VREFBUF output                                                                                                                     | Α         | Α         |
| VREFBUF      | 2.9.2   | VREFBUF Hold mode cannot be used                                                                                                                | N         | N         |
| PSSI         | 2.10.1  | Bus error if FIFO overrun occurs during master access to the FIFO                                                                               | Α         | Α         |
|              | 2.11.1  | One-pulse mode trigger not detected in master-slave reset + trigger configuration                                                               | Р         | Р         |
| TIM          | 2.11.2  | Consecutive compare event missed in specific conditions                                                                                         | N         | N         |
|              | 2.11.3  | Output compare clear not working with external counter reset                                                                                    | Р         | Р         |
| LETIM        | 2.12.1  | Device may remain stuck in LPTIM interrupt when entering Stop mode                                                                              | Α         | Α         |
| LPTIM -      | 2.12.2  | Device may remain stuck in LPTIM interrupt when clearing event flag                                                                             | Р         | Р         |
|              | 2.13.1  | Calendar initialization may fail in case of consecutive INIT mode entry                                                                         | Α         | Α         |
|              | 2.13.2  | Alarm flag may be repeatedly set when the core is stopped in debug                                                                              | N         | N         |
| RTC and TAMP | 2.13.3  | A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF                                   | N         | N         |
|              | 2.13.4  | REFCKON write protection associated to INIT KEY instead of CAL KEY                                                                              | Α         | Α         |
|              | 2.13.5  | Tamper flag not set on LSE failure detection                                                                                                    | N         | N         |
|              | 2.14.1  | Wrong data sampling when data setup time (tSU;DAT) is shorter than one I2C kernel clock period                                                  | Р         | Р         |
|              | 2.14.2  | Spurious bus error detection in master mode                                                                                                     | Α         | Α         |
| I2C          | 2.14.3  | Spurious master transfer upon own slave address match                                                                                           | Р         | Р         |
|              | 2.14.4  | OVR flag not set in underrun condition                                                                                                          | N         | N         |
|              | 2.14.5  | Transmission stalled after first byte transfer                                                                                                  | Α         | Α         |
|              | 2.15.1  | Anticipated end-of-transmission signaling in SPI slave mode                                                                                     | Α         | Α         |
| USART/UART   | 2.15.2  | Data corruption due to noisy receive line                                                                                                       | N         | N         |
| -            | 2.15.3  | DMA stream locked when transferring data to/from USART/UART                                                                                     | Α         | Α         |
| LPUART       | 2.16.1  | DMA stream locked when transferring data to/from LPUART                                                                                         | Α         | Α         |

ES0478 - Rev 12 page 3/31



|          |         | Limitation                                                                 |   | tus       |
|----------|---------|----------------------------------------------------------------------------|---|-----------|
| Function | Section |                                                                            |   | Rev.<br>X |
|          | 2.17.1  | Master data transfer stall at system clock much faster than SCK            | Α | Α         |
| SPI2S    | 2.17.2  | Corrupted CRC return at non-zero UDRDET setting                            | Р | Р         |
| 3PI25    | 2.17.3  | TXP interrupt occurring while SPI disabled                                 | Α | Α         |
|          | 2.17.4  | Possible corruption of last-received data depending on CRCSIZE setting     | Α | Α         |
|          | 2.18.1  | Desynchronization under specific condition with edge filtering enabled     | Α | Α         |
| FDCAN    | 2.18.2  | Tx FIFO messages inverted under specific buffer usage and priority setting | А | Α         |
|          | 2.18.3  | DAR mode transmission failure due to lost arbitration                      | Α | Α         |

The following table gives a quick reference to the documentation errata.

Table 4. Summary of device documentation errata

| Function | Section | Documentation erratum                        |
|----------|---------|----------------------------------------------|
| System   | 2.2.4   | Output current sunk or sourced by Pxy_C pins |

ES0478 - Rev 12 page 4/31



## 2 Description of device errata

The following sections describe limitations of the applicable devices with Arm<sup>®</sup> core and provide workarounds if available. They are grouped by device functions.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

## **2.1** Core

Reference manual and errata notice for the Arm<sup>®</sup> Cortex<sup>®</sup>-M7 core revision r1p2 is available from http://infocenter.arm.com.

## 2.1.1 CPUID register returns r1p1 instead of r1p2

#### **Description**

The devices are based on Arm® Cortex®-M7 core revision r1p2.

However, when reading the CPUID register at address 0xE000 ED00, r1p1 is returned instead of r1p2.

#### Workaround

None.

## 2.2 System

## 2.2.1 Performing a system reset during Flash memory program or erase operation is not supported

#### Description

The microcontroller may be stalled if a system reset occurs during a Flash memory program or erase operation. A power-on reset must be performed to restart the system.

## Workaround

None.

## 2.2.2 LSE CSS detection occurs even when the LSE CSS is disabled

## **Description**

The LSECSSD flag in RCC\_BDCR register can be spuriously set in case of ESD stress when the device is in  $V_{BAT}$  mode, even if the CSS on LSE is disabled. The LSE clock is no longer propagated to the RTC nor the system as long as the LSECSSD flag is set. This is applicable even if the LSE oscillates. LSECSSD can be cleared only by a Backup domain reset.

During ST functional ESD tests, the failure was observed by stressing PC13, PC14, VBAT, PE5, and PE6. No failure is detected when both  $V_{DD}$  and  $V_{BAT}$  are present. The sensitivity observed on these five pins can be quantified through IEC1000-4-2 (ESD immunity) standard, with severity estimated between 1 (low immunity) and 2 (medium immunity), according to the same standard.

#### Workaround

To achieve good overall EMC robustness, follow the general EMC recommendations to increase equipment immunity (see *EMC design guide for STM8, STM32 and Legacy MCUs* application note (AN1709)). Robustness can be further improved for the impacted pins other than VBAT by inserting, where possible, serial resistors with the value as high as possible not exceeding 1 k $\Omega$ , as close as possible to the microcontroller.

ES0478 - Rev 12 page 5/31



## 2.2.3 Secure firmware install (SFI) is not supported

## **Description**

The SFI (secure firmware install) is not supported.

#### Workaround

None.

## 2.2.4 Output current sunk or sourced by Pxy\_C pins

## **Description**

Some datasheets may not state that the current sunk or sourced by Pxy\_C pins is limited to 1 mA when the analog switch between Pxy and Pxy\_C pads is closed.

#### Workaround

No application workaround is required.

#### 2.3 BDMA

## 2.3.1 BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear

## **Description**

Upon a data transfer error in a BDMA channel x, both the specific TEIFx and the global GIFx flags are raised and the channel x is normally automatically disabled. However, if in the same clock cycle the software clears the GIFx flag (by setting the CGIFx bit of the BDMA\_IFCR register), the automatic channel disable fails and the TEIFx flag is not raised.

This issue does not occur with ST's HAL software that does not use and clear the GIFx flag when the channel is active.

#### Workaround

Do not clear GIFx flags when the channel is active. Instead, use HTIFx, TCIFx, and TEIFx specific event flags and their corresponding clear bits.

## 2.4 DMAMUX

## 2.4.1 SOFx not asserted when writing into DMAMUX\_CCFR register

## Description

The SOFx flag of the DMAMUX\_CSR status register is not asserted if overrun from another DMAMUX channel occurs when the software writes into the DMAMUX\_CCFR register.

This can happen when multiple DMA channels operate in synchronization mode, and when overrun can occur from more than one channel. As the SOFx flag clear requires a write into the DMAMUX\_CCFR register (to set the corresponding CSOFx bit), overrun occurring from another DMAMUX channel operating during that write operation fails to raise its corresponding SOFx flag.

## Workaround

None. Avoid the use of synchronization mode for concurrent DMAMUX channels, if at least two of them potentially generate synchronization overrun.

ES0478 - Rev 12 page 6/31



## 2.4.2 OFx not asserted for trigger event coinciding with last DMAMUX request

## **Description**

In the DMAMUX request generator, a trigger event detected in a critical instant of the last-generated DMAMUX request being served by the DMA controller does not assert the corresponding trigger overrun flag OFx. The critical instant is the clock cycle at the very end of the trigger overrun condition.

Additionally, upon the following trigger event, one single DMA request is issued by the DMAMUX request generator, regardless of the programmed number of DMA requests to generate.

The failure only occurs if the number of requests to generate is set to more than two (GNBREQ[4:0] > 00001).

#### Workaround

Make the trigger period longer than the duration required for serving the programmed number of DMA requests, so as to avoid the trigger overrun condition from occurring on the very last DMA data transfer.

## 2.4.3 OFx not asserted when writing into DMAMUX RGCFR register

#### Description

The OFx flag of the DMAMUX\_RGSR status register is not asserted if an overrun from another DMAMUX request generator channel occurs when the software writes into the DMAMUX\_RGCFR register. This can happen when multiple DMA channels operate with the DMAMUX request generator, and when an overrun can occur from more than one request generator channel. As the OFx flag clear requires a write into the DMAMUX\_RGCFR register (to set the corresponding COFx bit), an overrun occurring in another DMAMUX channel operating with another request generator channel during that write operation fails to raise the corresponding OFx flag.

#### Workaround

None. Avoid the use of request generator mode for concurrent DMAMUX channels, if at least two channels are potentially generating a request generator overrun.

# 2.4.4 Wrong input DMA request routed upon specific DMAMUX\_CxCR register write coinciding with synchronization event

## **Description**

If a write access into the DMAMUX\_CxCR register having the SE bit at zero and SPOL[1:0] bitfield at a value other than 00:

- sets the SE bit (enables synchronization),
- modifies the values of the DMAREQ ID[5:0] and SYNC ID[4:0] bitfields, and
- does not modify the SPOL[1:0] bitfield,

and if a synchronization event occurs on the previously selected synchronization input exactly two AHB clock cycles before this DMAMUX\_CxCR write, then the input DMA request selected by the DMAREQ\_ID[5:0] value before that write is routed.

## Workaround

Ensure that the SPOL[1:0] bitfield is at 00 whenever the SE bit is 0. When enabling synchronization by setting the SE bit, always set the SPOL[1:0] bitfield to a value other than 00 with the same write operation into the DMAMUX\_CxCR register.

## 2.5 FMC

## 2.5.1 Dummy read cycles inserted when reading synchronous memories

#### **Description**

When performing a burst read access from a synchronous memory, two dummy read accesses are performed at the end of the burst cycle whatever the type of burst access.

ES0478 - Rev 12 page 7/31



The extra data values read are not used by the FMC and there is no functional failure.

#### Workaround

None.

## 2.5.2 Wrong data read from a busy NAND memory

#### Description

When a read command is issued to the NAND memory, the R/B signal gets activated upon the de-assertion of the chip select. If a read transaction is pending, the NAND controller might not detect the R/B signal (connected to NWAIT) previously asserted and sample a wrong data. This problem occurs only when the MEMSET timing is configured to 0x00 or when ATTHOLD timing is configured to 0x00 or 0x01.

#### Workaround

Either configure MEMSET timing to a value greater than 0x00 or ATTHOLD timing to a value greater than 0x01.

## 2.5.3 Unsupported read access with unaligned address

## **Description**

Read access with unaligned address, such as a half-word read access starting at odd address, is not supported.

#### Workaround

Compile the software that accesses the fmc region with a compiler option that ensures data alignment, such as -no\_unaligned\_access.

## 2.6 OCTOSPI

## 2.6.1 Indirect read and automatic status-polling transfers without address phase not starting

## **Description**

Indirect read and automatic status-polling transfers, configured through the OCTOSPI\_CCR register to contain command and SDR or DTR octal data phases but no address phase, do not start.

#### Workaround

Configure the transfer to contain address phase and no command phase, then send the command through the address OCTOSPI AR register.

## 2.6.2 Period defined in MAXTRAN bitfield not respected in specific condition

## **Description**

When all the following conditions are met:

- · arbitration activated
- memory-mapped write initiated on one OCTOSPI instance, with a data byte number corresponding to less than two OCTOSPI clock cycles in the data phase
- another OCTOSPI instance requests the I/O port

the I/O port is not granted even if the period defined in the MAXTRAN bitfield of the OCTOSPI\_DCR3 register expired, unless another mechanism finishes the transaction of the first OCTOSPI instance, such as timeout, new memory request, or the arrival of additional bytes to write.

For example, in DTR octal-SPI mode, the minimum byte number for two clock cycles in the data phase is four. A memory-mapped write of less than four bytes by the OCTOSPI1 that holds the I/O port prevents the OCTOSPI2 to take it over when requested.

ES0478 - Rev 12 page 8/31



Activate the timeout feature to trigger arbitration and select a medium timeout value. A too small value would lead to excessive chip-select activity and increase power consumption, and a too big value would lead to excessive arbitration delay and inappropriate system latency.

## 2.6.3 DTR octal-SPI indirect read data corrupted if last two bytes are read at a specific condition

#### **Description**

Indirect read from an DTR octal-SPI memory may lead to data corruption when all the following conditions are met:

- Number of bytes to read, defined in OCTOSPI\_DLR register, is a multiple of 32 plus two, for example 34, 66, 98, and so on.
- The last two bytes are read with different requests.
- The second-last request read size is different from one byte.

#### Workaround

Apply one of the following measures:

- Read the last two bytes of a transfer with the same request.
- · Read the last two bytes each with transfer size of one byte.

## 2.6.4 Spurious interrupt in AND-match polling mode with full data masking

#### **Description**

In AND-match polling mode with the MASK[31:0] bitfield set to 0x0000 0000 (all bits masked), a spurious interrupt may occur.

## Workaround

Avoid setting the MASK[31:0] bitfield to 0x0000 0000.

## 2.6.5 Hybrid wrap data transfer corruption upon an internal event

## **Description**

An internal event pertaining to TIMEOUT[15:0], CSBOUND[4:0], MAXTRAN[7:0], or REFRESH[31:0] bitfields may disturb any ongoing hybrid wrap transaction and result in corruption of the remaining data to transfer.

#### Workaround

Manage the TIMEOUT[15:0], CSBOUND[4:0], MAXTRAN[7:0], and REFRESH[31:0] bitfields such as to avoid any related internal event during hybrid wrap transactions.

## 2.6.6 Hybrid wrap registers not functional

#### Description

OCTOSPI\_WPABR and OCTOSPI\_WPTCR registers are not functional. As a consequence, external memory devices that require the setting of OCTOSPI\_WPABR and OCTOSPI\_WPTCR registers for the hybrid wrap because it is different from the settings of OCTOSPI\_ABR and OCTOSPI\_TCR registers used for the read, are not supported.

Note: Most memory devices allow the same settings for the hybrid wrap and the read.

#### Workaround

Only use memory devices allowing the same settings for the hybrid wrap and the read.

ES0478 - Rev 12 page 9/31



## 2.6.7 Odd address alignment and odd byte number not supported at specific conditions

## **Description**

Odd address alignment and odd transaction byte number are not supported for some combinations of memory access mode, access type, and other settings. The following table summarizes the supported combinations, and provides information on consequences of accessing an illegal address and/or of setting an illegal number of bytes in a transaction.

Table 5. Summary of supported combinations

| Memory access mode / other settings <sup>(1)</sup> | Access<br>type <sup>(2)</sup> | Address<br>allowed | Consequence of illegal address access <sup>(3)</sup> | Byte<br>number<br>allowed | Consequence of<br>illegal byte<br>number <sup>(3)</sup> |
|----------------------------------------------------|-------------------------------|--------------------|------------------------------------------------------|---------------------------|---------------------------------------------------------|
| Single-SPI, dual-SPI, quad-SPI, RAM /              | ind read                      | any                | N/A                                                  | any                       | N/A                                                     |
| DQM = 0                                            | mm read                       | any                | N/A                                                  | any                       | N/A                                                     |
| or                                                 | ind write                     | any                | N/A                                                  | any                       | N/A                                                     |
| octal-SPI/SDR mode                                 | mm write                      | any                | N/A                                                  | any                       | N/A                                                     |
| Single-SPI, dual-SPI, quad-SPI, RAM /              | ind read                      | even               | ADDR[0] cleared                                      | even                      | DLR[0] cleared                                          |
| DQM = 1                                            | mm read                       | any                | N/A                                                  | any                       | N/A                                                     |
| or octal-SPI, RAM / DTR mode, no RDS,              | ind write                     | even               | ADDR[0] cleared                                      | even                      | DLR[0] cleared                                          |
| no WDM                                             | mm write                      | even               | slave error                                          | even                      | last byte lost                                          |
| Octal-SPI, RAM / DTR mode, with RDS                | ind read                      | even               | ADDR[0] cleared                                      | even                      | DLR[0] cleared                                          |
| or WDM                                             | mm read                       | any                | N/A                                                  | any                       | N/A                                                     |
| or                                                 | ind write                     | any                | N/A                                                  | any                       | N/A                                                     |
| HyperBus <sup>™</sup>                              | mm write                      | any                | N/A                                                  | any                       | N/A                                                     |

<sup>1. &</sup>quot;RDS" = read data strobe, "WDM" = write data mask

## Workaround

Avoid illegal address accesses and illegal byte numbers in transactions.

## 2.6.8 Memory-mapped write error response when DQS output is disabled

## **Description**

If the DQSE control bit of the OCTOSPI\_WCCR register is cleared for memories without DQS pin, it results in an error response for every memory-mapped write request.

## Workaround

When doing memory-mapped writes, set the DQSE bit of the OCTOSPI\_WCCR register, even for memories that have no DQS pin.

If the DQS output is asserted on memory-mapped writes while the AXI bus transfer has some byte-enable bits deasserted, the bytes that should be masked get written to the memory.

ES0478 - Rev 12 page 10/31

<sup>2. &</sup>quot;ind read" = indirect read, "mm read" = memory-mapped read, "ind write" = indirect write, "mm write" = memory-mapped write

<sup>3. &</sup>quot;N/A" = not applicable



# 2.6.9 Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split

#### **Description**

When reading a continuous stream of data from sequential addresses in a serial memory, the OCTOSPI can interrupt the transfer and automatically restart it at the next address when features generating transfer splits (CSBOUND, REFRESH, TIMEOUT or MAXTRAN) are active. Thus, a single continuous transfer can effectively be split into multiple smaller transfers.

When the OCTOSPI is configured to use clock mode 3 (CKMODE bit of the OCTOSPI\_DCR1 register set) and a continuous stream of data is read in SDR mode (DDTR bit of the OCTOSPI\_CCR register cleared), the last byte sent by the memory before an automatic split gets dropped, thus causing all the subsequent bytes to be seen one address earlier.

#### Workaround

Use clock mode 0 (CKMODE bit of the OCTOSPI DCR1 register cleared) when in SDR mode.

## 2.6.10 Single-, dual- and quad-SPI modes not functional with DQS input enabled

#### **Description**

Data read from memory in single-, dual-, or quad-SPI mode with the DQS input enabled (DQSE control bit of the OCTOSPI\_CCR register set) can be corrupted. Only the octal-SPI mode (DMODE bit of the OCTOSPI\_CCR register set to 100) is functional with the DQS input enabled.

#### Workaround

None.

## 2.6.11 Additional bytes read in Indirect mode with DQS input enabled when data length is too short

## **Description**

Extra byte reception may appear when the two conditions below are met at the same time:

- Data read in Indirect-read mode with DQS enabled (DQSE bit of the OCTOSPI\_CCR register set)
- The number of cycles for data read phase is less than the sum of the number of cycles required for (command + address + alternate-byte + dummy) phases.

#### Workaround

- Avoid programming transfers with data phase shorter than (command + address + alternate-byte + dummy)
  phases.
- Perform an abort just after reading all the data required bytes from the OCTOSPI\_DR register.

# 2.6.12 Data not sampled correctly on reads without DQS and with less than two cycles before the data phase

#### **Description**

A command is composed of five phases:

- Command
- Address
- Alternate byte
- Dummy (latency) cycles
- Data

Data are not sampled correctly if all the following conditions are met:

- Fewer than two cycles are required by the first four phases (command, address, alternate or dummy).
- DQS is disabled (DQSE = 0).

ES0478 - Rev 12 page 11/31



- Data phase is enabled.
- Data are read in Indirect or Memory-mapped mode.

Ensure that there are at least two cycles before the data phase using one of the following methods:

- Send one byte of address in SDR quad-SPI mode (ADMODE = 011, ADSIZE = 00, ADDDTR = 0).
- Send two bytes of address in SDR octal-SPI mode (ADMODE = 100, ADSIZE = 01, ADDDTR = 0).
- Send four bytes of address in DTR octal-SPI mode (ADMODE = 100, ADSIZE = 11, ADDDTR = 1).

#### 2.6.13 Deadlock can occur under certain conditions

## **Description**

A deadlock can occur when all the following conditions are met:

- The product communicates through an I/O manager in Multiplexed mode with an single external memory or an external combo featuring two memories, directly or through a high-speed interface.
- The external memory(ies) is(are) accessed in Indirect mode.

The deadlock can happen when the two following conditions occur at the same time:

- The Octo-SPI interface that currently owns the external bus (for example OCTOSPI1) waits for a transfer to occur with the external memory, to complete its transfer on the internal interconnect matrix bus.
- A data transfer request on the internal interconnect matrix bus arrives to the other Octo-SPI interface (for example OCTOSPI2).

This leads to an ownership conflict where:

- OCTOSPI2 cannot get ownership of the external bus which is currently in use by OCTOSPI1.
- OCTOSPI1 cannot get ownership of the internal interconnect matrix bus which is currently in use by OCTOSPI2.

## Workaround

Apply one of the following measures:

- If any of the features generating automatic transfer split (MAXTRAN, REFRESH, CSBOUND, TIMEOUT)
  is set, OCTOSPI1 splits its transfer at some point in time, releasing the bus. OCTOSPI2 can then process
  its data, and when OCTOSPI1 gets ownership back again, it resumes its transfer thanks to its embedded
  capability to restart at the address following the last address accessed. In this case, the deadlock is
  resolved.
  - Limitation of the workaround: The automatic resume of the transfer does not work with certain Flash memories in write direction only. These memories require an extra "write enable" command before resuming a write transfer. This "write enable" command is not generated by the OCTOSPI.
- The application must ensure that it has sufficient room left in the OCTOSPI internal FIFO for each and every transfer before launching it. The internal interconnect matrix bus activity no longer depends on what happens on external bus side, and the deadlock condition is avoided.

## 2.6.14 OCTOSPI DDR mode not supported with DQS disabled

## **Description**

The Octo-SPI interface does not support DDR mode when DQS is disabled. This is true for all non-Hyperbus protocols and all data modes: octal, dual-quad, quad, dual and single.

#### Workaround

None.

ES0478 - Rev 12 page 12/31



## 2.7 ADC

# 2.7.1 New context conversion initiated without waiting for trigger when writing new context in ADC\_JSQR with JQDIS = 0 and JQM = 0

#### **Description**

Once an injected conversion sequence is complete, the queue is consumed and the context changes according to the new ADC\_JSQR parameters stored in the queue. This new context is applied for the next injected sequence of conversions.

However, the programming of the new context in ADC\_JSQR (change of injected trigger selection and/or trigger polarity) may launch the execution of this context without waiting for the trigger if:

- the gueue of context is enabled (JQDIS cleared to 0 in ADC CFGR), and
- the queue is never empty (JQM cleared to 0 in ADC\_CFGR), and
- · the injected conversion sequence is complete and no conversion from previous context is ongoing

#### Workaround

Apply one of the following measures:

- Ignore the first conversion.
- Use a queue of context with JQM = 1.
- Use a queue of context with JQM = 0, only change the conversion sequence but never the trigger selection and the polarity.

# 2.7.2 Two consecutive context conversions fail when writing new context in ADC\_JSQR just after previous context completion with JQDIS = 0 and JQM = 0

#### **Description**

When an injected conversion sequence is complete and the queue is consumed, writing a new context in ADC\_JSQR just after the completion of the previous context and with a length longer that the previous context, may cause both contexts to fail. The two contexts are considered as one single context. As an example, if the first context contains element 1 and the second context elements 2 and 3, the first context is consumed followed by elements 2 and 3 and element 1 is not executed.

This issue may happen if:

- the queue of context is enabled (JQDIS cleared to 0 in ADC CFGR), and
- the queue is never empty (JQM cleared to 0 in ADC\_CFGR), and
- the length of the new context is longer than the previous one

## Workaround

If possible, synchronize the writing of the new context with the reception of the new trigger.

# 2.7.3 Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode

## Description

In Dual ADC mode, an unexpected regular conversion may start at the end of the second injected conversion without a regular trigger being received, if the second injected conversion starts exactly at the same time than the end of the first injected conversion. This issue may happen in the following conditions:

- two consecutive injected conversions performed in Interleaved simultaneous mode (DUAL[4:0] of ADC\_CCR = 0b00011), or
- two consecutive injected conversions from master or slave ADC performed in Interleaved mode (DUAL[4:0]of ADC\_CCR = 0b00111)

ES0478 - Rev 12 page 13/31



- In Interleaved simultaneous injected mode: make sure the time between two injected conversion triggers is longer than the injected conversion time.
- In Interleaved only mode: perform injected conversions from one single ADC (master or slave), making sure the time between two injected triggers is longer than the injected conversion time.

## 2.7.4 ADC AWDy OUT reset by non-guarded channels

#### Description

ADC\_AWDy\_OUT is set when a guarded conversion of a regular or injected channel is outside the programmed thresholds. It is reset after the end of the next guarded conversion that is inside the programmed thresholds. However, the ADC\_AWDy\_OUT signal is also reset at the end of conversion of non-guarded channels, both regular and injected.

#### Workaround

When ADC\_AWDy\_OUT is enabled, it is recommended to use only the ADC channels that are guarded by a watchdog.

If ADC\_AWDy\_OUT is used with ADC channels that are not guarded by a watchdog, take only ADC\_AWDy\_OUT rising edge into account.

## 2.7.5 Injected data stored in the wrong ADC\_JDRx registers

## **Description**

When the AHB clock frequency is higher than the ADC clock frequency after the prescaler is applied (ratio > 10), if a JADSTP command is issued to stop the injected conversion (JADSTP bit set to 1 in ADC\_CR register) at the end of an injected conversion, exactly when the data are available, then the injected data are stored in ADC\_JDR1 register instead of ADC\_JDR2/3/4 registers.

#### Workaround

Before setting JADSTP bit, check that the JEOS flag is set in ADC\_ISR register (end of injected channel sequence).

## 2.7.6 ADC slave data may be shifted in Dual regular simultaneous mode

## **Description**

In Dual regular simultaneous mode, ADC slave data may be shifted when all the following conditions are met:

- A read operation is performed by one DMA channel,
- OVRMOD = 0 in ADC\_CFGR register (Overrrun mode enabled).

#### Workaround

Apply one of the following measures:

- Set OVRMOD = 1 in ADC CFGR. This disables ADC DR register FIFO.
- Use two DMA channels to read data: one for slave and one for master.

ES0478 - Rev 12 page 14/31



## 2.8 DAC

# 2.8.1 Invalid DAC channel analog output if the DAC channel MODE bitfield is programmed before DAC initialization

## **Description**

When the DAC operates in Normal mode and the DAC enable bit is cleared, writing a value different from 000 to the DAC channel MODE bitfield of the DAC\_MCR register before performing data initialization causes the corresponding DAC channel analog output to be invalid.

#### Workaround

Apply the following sequence:

- Perform one write access to any data register.
- Program the MODE bitfield of the DAC\_MCR register.

# 2.8.2 DMA underrun flag not set when an internal trigger is detected on the clock cycle of the DMA request acknowledge

#### **Description**

When the DAC channel operates in DMA mode (DMAEN of DAC\_CR register set), the DMA channel underrun flag (DMAUDR of DAC\_SR register) fails to rise upon an internal trigger detection if that detection occurs during the same clock cycle as a DMA request acknowledge. As a result, the user application is not informed that an underrun error occurred.

This issue occurs when software and hardware triggers are used concurrently to trigger DMA transfers.

## Workaround

None.

## 2.9 VREFBUF

## 2.9.1 Overshoot on VREFBUF output

## **Description**

An overshoot might occur on VREFBUF output if VREF+ pin has residual voltage when VREFBUF is enabled (ENVR is set in VREFBUF CSR register).

## Workaround

Let the voltage on the VREF+ pin drop to 1 V under the target V<sub>REFBUF\_OUT</sub>. This can be achieved by switching VREFBUF buffer off (ENVR is cleared and HIZ is cleared in VREFBUF\_CSR register) allowing sufficient time to discharge the capacitor on the VREF+ pin through the VREFBUF pull-down resistor.

## 2.9.2 VREFBUF Hold mode cannot be used

#### **Description**

VREFBUF can be configured to operate in Hold mode to reduce current consumption.

When VREFBUF enters Hold mode (by setting both HIZ and ENVR bits of the VREFBUF\_CSR register), the VREF+ I/O transits to high impedance mode. If not discharged externally, the capacitor on the VREF+ pin keeps its charge and voltage. Exiting VREFBUF Hold mode (by clearing the HIZ bit) in this condition might lead to a voltage overshoot on the VREF+ output.

#### Workaround

None.

ES0478 - Rev 12 page 15/31



## 2.10 PSSI

## 2.10.1 Bus error if FIFO overrun occurs during master access to the FIFO

## **Description**

If a PSSI FIFO overrun occurs while a master is accessing the FIFO, a bus error is reported to the master.

#### Workaround

Use the PSSI with the DMA and manage PSSI FIFO overrun through the DMA transfer error interrupt.

## 2.11 TIM

## 2.11.1 One-pulse mode trigger not detected in master-slave reset + trigger configuration

## **Description**

The failure occurs when several timers configured in one-pulse mode are cascaded, and the master timer is configured in combined reset + trigger mode with the MSM bit set:

OPM = 1 in TIMx CR1, SMS[3:0] = 1000 and MSM = 1 in TIMx SMCR.

The MSM delays the reaction of the master timer to the trigger event, so as to have the slave timers cycle-accurately synchronized.

If the trigger arrives when the counter value is equal to the period value set in the TIMx\_ARR register, the one-pulse mode of the master timer does not work and no pulse is generated on the output.

#### Workaround

None. However, unless a cycle-level synchronization is mandatory, it is advised to keep the MSM bit reset, in which case the problem is not present. The MSM = 0 configuration also allows decreasing the timer latency to external trigger events.

#### 2.11.2 Consecutive compare event missed in specific conditions

#### Description

Every match of the counter (CNT) value with the compare register (CCR) value is expected to trigger a compare event. However, if such matches occur in two consecutive counter clock cycles (as consequence of the CCR value change between the two cycles), the second compare event is missed for the following CCR value changes:

- <u>in edge-aligned mode</u>, from ARR to 0:
  - first compare event: CNT = CCR = ARR
  - second (missed) compare event: CNT = CCR = 0
- <u>in center-aligned mode while up-counting</u>, from ARR-1 to ARR (possibly a new ARR value if the period is also changed) at the crest (that is, when TIMx RCR = 0):
  - first compare event: CNT = CCR = (ARR-1)
  - second (missed) compare event: CNT = CCR = ARR
- in center-aligned mode while down-counting, from 1 to 0 at the valley (that is, when TIMx RCR = 0):
  - first compare event: CNT = CCR = 1
  - second (missed) compare event: CNT = CCR = 0

This typically corresponds to an abrupt change of compare value aiming at creating a timer clock single-cycle-wide pulse in toggle mode.

As a consequence:

- In toggle mode, the output only toggles once per counter period (squared waveform), whereas it is expected to toggle twice within two consecutive counter cycles (and so exhibit a short pulse per counter period).
- In center mode, the compare interrupt flag does note rise and the interrupt is not generated.

Note: The timer output operates as expected in modes other than the toggle mode.

ES0478 - Rev 12 page 16/31



None.

## 2.11.3 Output compare clear not working with external counter reset

#### **Description**

The output compare clear event (ocref\_clr) is not correctly generated when the timer is configured in the following slave modes: Reset mode, Combined reset + trigger mode, and Combined gated + reset mode.

The PWM output remains inactive during one extra PWM cycle if the following sequence occurs:

- 1. The output is cleared by the ocref clr event.
- 2. The timer reset occurs before the programmed compare event.

#### Workaround

Apply one of the following measures:

- Use BKIN (or BKIN2 if available) input for clearing the output, selecting the Automatic output enable mode (AOE = 1).
- Mask the timer reset during the PWM ON time to prevent it from occurring before the compare event (for example with a spare timer compare channel open-drain output connected with the reset signal, pulling the timer reset line down).

## 2.12 LPTIM

## 2.12.1 Device may remain stuck in LPTIM interrupt when entering Stop mode

## **Description**

This limitation occurs when disabling the low-power timer (LPTIM).

When the user application clears the ENABLE bit in the LPTIM\_CR register within a small time window around one LPTIM interrupt occurrence, then the LPTIM interrupt signal used to wake up the device from Stop mode may be frozen in active state. Consequently, when trying to enter Stop mode, this limitation prevents the device from entering low-power mode and the firmware remains stuck in the LPTIM interrupt routine.

This limitation applies to all Stop modes and to all instances of the LPTIM. Note that the occurrence of this issue is very low.

#### Workaround

In order to disable a low power timer (LPTIMx) peripheral, do not clear its ENABLE bit in its respective LPTIM\_CR register. Instead, reset the whole LPTIMx peripheral via the RCC controller by setting and resetting its respective LPTIMxRST bit in RCC\_APByRSTRz register.

## 2.12.2 Device may remain stuck in LPTIM interrupt when clearing event flag

## **Description**

This limitation occurs when the LPTIM is configured in interrupt mode (at least one interrupt is enabled) and the software clears any flag in LPTIM\_ISR register by writing its corresponding bit in LPTIM\_ICR register. If the interrupt status flag corresponding to a disabled interrupt is cleared simultaneously with a new event detection, the set and clear commands might reach the APB domain at the same time, leading to an asynchronous interrupt signal permanently stuck high.

This issue can occur either during an interrupt subroutine execution (where the flag clearing is usually done), or outside an interrupt subroutine.

Consequently, the firmware remains stuck in the LPTIM interrupt routine, and the device cannot enter Stop mode.

ES0478 - Rev 12 page 17/31



To avoid this issue, it is strongly advised to follow the recommendations listed below:

- Clear the flag only when its corresponding interrupt is enabled in the interrupt enable register.
- If for specific reasons, it is required to clear some flags that have corresponding interrupt lines disabled in the interrupt enable register, it is recommended to clear them during the current subroutine prior to those which have corresponding interrupt line enabled in the interrupt enable register.
- Flags must not be cleared outside the interrupt subroutine.

Note:

The standard clear sequence implemented in the HAL\_LPTIM\_IRQHandler in the STM32Cube is considered as the proper clear sequence.

## 2.13 RTC and TAMP

#### 2.13.1 Calendar initialization may fail in case of consecutive INIT mode entry

#### Description

If the INIT bit of the RTC\_ICSR register is set between one and two RTCCLK cycles after being cleared, the INITF flag is set immediately instead of waiting for synchronization delay (which should be between one and two RTCCLK cycles), and the initialization of registers may fail. Depending on the INIT bit clearing and setting instants versus the RTCCLK edges, it can happen that, after being immediately set, the INITF flag is cleared during one RTCCLK period then set again. As writes to calendar registers are ignored when INITF is low, a write occurring during this critical period might result in the corruption of one or more calendar registers.

#### Workaround

After existing the initialization mode, clear the BYPSHAD bit (if set) then wait for RSF to rise, before entering the initialization mode again.

Note:

It is recommended to write all registers in a single initialization session to avoid accumulating synchronization delays.

## 2.13.2 Alarm flag may be repeatedly set when the core is stopped in debug

## **Description**

When the core is stopped in debug mode, the clock is supplied to subsecond RTC alarm downcounter even though the device is configured to stop the RTC in debug.

As a consequence, when the subsecond counter is used for alarm condition (the MASKSS[3:0] bitfield of the RTC\_ALRMASSR and/or RTC\_ALRMBSSR register set to a non-zero value) and the alarm condition is met just before entering a breakpoint or printf, the ALRAF and/or ALRBF flag of the RTC\_SR register is repeatedly set by hardware during the breakpoint or printf, which makes any tentative to clear the flag(s) ineffective.

## Workaround

None.

# 2.13.3 A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF

## Description

With the timestamp on tamper event enabled (TAMPTS bit of the RTC\_CR register set), a tamper event is ignored if it occurs:

- within four APB clock cycles after setting the CTSF bit of the RTC\_SCR register to clear the TSF flag, while the TSF flag is not yet effectively cleared (it fails to set the TSOVF flag)
- within two ck\_apre cycles after setting the CTSF bit of the RTC\_SCR register to clear the TSF flag, when the TSF flag is effectively cleared (it fails to set the TSF flag and timestamp the calendar registers)

ES0478 - Rev 12 page 18/31



None.

## 2.13.4 REFCKON write protection associated to INIT KEY instead of CAL KEY

#### **Description**

The write protection of the REFCKON bit is unlocked if the key sequence is written in RTC\_WPR with the privilege and security rights set by the INITPRIV and INITSEC bits, instead of being set by the CALPRIV and CALSEC bits.

#### Workaround

Unlock the INIT KEY before writing REFCKON.

## 2.13.5 Tamper flag not set on LSE failure detection

## **Description**

With the timestamp on tamper event enabled (the TAMPTS bit of the RTC\_CR register set), the LSE failure detection (LSE clock stopped) event connected to the internal tamper 3 fails to raise the ITAMP3F and ITAMP3MF flags, although it duly erases or blocks (depending on the internal tamper 3 configuration) the backup registers and other device secrets, and the RTC and TAMP peripherals resume normally upon the LSE restart.

Note:

As expected in this particular case, the TSF and TSMF flags remain low as long as LSE is stopped as they require running RTCCLK clock to operate.

#### Workaround

None.

## 2.14 I2C

## 2.14.1 Wrong data sampling when data setup time (t<sub>SU:DAT</sub>) is shorter than one I2C kernel clock period

## Description

The I<sup>2</sup>C-bus specification and user manual specify a minimum data setup time (t<sub>SU-DAT</sub>) as:

- · 250 ns in Standard mode
- 100 ns in Fast mode
- 50 ns in Fast mode Plus

The device does not correctly sample the  $I^2C$ -bus SDA line when  $t_{SU;DAT}$  is smaller than one I2C kernel clock ( $I^2C$ -bus peripheral clock) period: the previous SDA value is sampled instead of the current one. This can result in a wrong receipt of slave address, data byte, or acknowledge bit.

## Workaround

Increase the I2C kernel clock frequency to get I2C kernel clock period within the transmitter minimum data setup time. Alternatively, increase transmitter's minimum data setup time. If the transmitter setup time minimum value corresponds to the minimum value provided in the I<sup>2</sup>C-bus standard, the minimum I2CCLK frequencies are as follows:

- In Standard mode, if the transmitter minimum setup time is 250 ns, the I2CCLK frequency must be at least 4 MHz.
- In Fast mode, if the transmitter minimum setup time is 100 ns, the I2CCLK frequency must be at least 10 MHz.
- In Fast-mode Plus, if the transmitter minimum setup time is 50 ns, the I2CCLK frequency must be at least 20 MHz.

ES0478 - Rev 12 page 19/31



## 2.14.2 Spurious bus error detection in master mode

#### **Description**

In master mode, a bus error can be detected spuriously, with the consequence of setting the BERR flag of the I2C\_SR register and generating bus error interrupt if such interrupt is enabled. Detection of bus error has no effect on the I<sup>2</sup>C-bus transfer in master mode and any such transfer continues normally.

#### Workaround

If a bus error interrupt is generated in master mode, the BERR flag must be cleared by software. No other action is required and the ongoing transfer can be handled normally.

## 2.14.3 Spurious master transfer upon own slave address match

#### Description

When the device is configured to operate at the same time as master and slave (in a multi- master I<sup>2</sup>C-bus application), a spurious master transfer may occur under the following condition:

- Another master on the bus is in process of sending the slave address of the device (the bus is busy).
- The device initiates a master transfer by bit set before the slave address match event (the ADDR flag set in the I2C\_ISR register) occurs.
- After the ADDR flag is set:
  - the device does not write I2C\_CR2 before clearing the ADDR flag, or
  - the device writes I2C CR2 earlier than three I2C kernel clock cycles before clearing the ADDR flag

In these circumstances, even though the START bit is automatically cleared by the circuitry handling the ADDR flag, the device spuriously proceeds to the master transfer as soon as the bus becomes free. The transfer configuration depends on the content of the I2C\_CR2 register when the master transfer starts. Moreover, if the I2C\_CR2 is written less than three kernel clocks before the ADDR flag is cleared, the I2C peripheral may fall into an unpredictable state.

## Workaround

Upon the address match event (ADDR flag set), apply the following sequence.

Normal mode (SBC = 0):

- Set the ADDRCF bit.
- 2. Before Stop condition occurs on the bus, write I2C CR2 with the START bit low.

Slave byte control mode (SBC = 1):

- 1. Write I2C\_CR2 with the slave transfer configuration and the START bit low.
- Wait for longer than three I2C kernel clock cycles.
- 3. Set the ADDRCF bit.
- 4. Before Stop condition occurs on the bus, write I2C\_CR2 again with its current value.

The time for the software application to write the I2C\_CR2 register before the Stop condition is limited, as the clock stretching (if enabled), is aborted when clearing the ADDR flag.

Polling the BUSY flag before requesting the master transfer is not a reliable workaround as the bus may become busy between the BUSY flag check and the write into the I2C\_CR2 register with the START bit set.

## 2.14.4 OVR flag not set in underrun condition

#### Description

In slave transmission with clock stretching disabled (NOSTRETCH = 1 in the I2C\_CR1 register), an underrun condition occurs if the current byte transmission is completed on the I2C bus, and the next data is not yet written in the TXDATA[7:0] bitfield. In this condition, the device is expected to set the OVR flag of the I2C\_ISR register and send 0xFF on the bus.

However, if the I2C\_TXDR is written within the interval between two I2C kernel clock cycles before and three APB clock cycles after the start of the next data transmission, the OVR flag is not set, although the transmitted value is 0xFF.

ES0478 - Rev 12 page 20/31



None.

## 2.14.5 Transmission stalled after first byte transfer

#### **Description**

When the first byte to transmit is not prepared in the TXDATA register, two bytes are required successively, through TXIS status flag setting or through a DMA request. If the first of the two bytes is written in the I2C\_TXDR register in less than two I2C kernel clock cycles after the TXIS/DMA request, and the ratio between APB clock and I2C kernel clock frequencies is between 1.5 and 3, the second byte written in the I2C\_TXDR is not internally detected. This causes a state in which the I2C peripheral is stalled in master mode or in slave mode, with clock stretching enabled (NOSTRETCH = 0). This state can only be released by disabling the peripheral (PE = 0) or by resetting it.

## Workaround

Apply one of the following measures:

- Write the first data in I2C\_TXDR before the transmission starts.
- Set the APB clock frequency so that its ratio with respect to the I2C kernel clock frequency is lower than 1.5 or higher than 3.

## 2.15 USART/UART

## 2.15.1 Anticipated end-of-transmission signaling in SPI slave mode

#### Description

In SPI slave mode, at low USART baud rate with respect to the USART kernel and APB clock frequencies, the *transmission complete* flag TC of the USARTx\_ISR register may unduly be set before the last bit is shifted on the transmit line.

This leads to data corruption if, based on this anticipated end-of-transmission signaling, the application disables the peripheral before the last bit is transmitted.

## Workaround

Upon the TC flag rise, wait until the clock line remains idle for more than the half of the communication clock cycle. Then only consider the transmission as ended.

## 2.15.2 Data corruption due to noisy receive line

## **Description**

In UART mode with oversampling by 8 or 16 and with 1 or 2 stop bits, the received data may be corrupted if a glitch to zero shorter than the half-bit occurs on the receive line within the second half of the stop bit.

## Workaround

None.

## 2.15.3 DMA stream locked when transferring data to/from USART/UART

## Description

When a USART/UART is issuing a DMA request to transfer data, if a concurrent transfer occurs, the requested transfer may not be served and the DMA stream may stay locked.

#### Workaround

Use the alternative peripheral DMA channel protocol by setting bit 20 of the DMA\_SxCR register.

ES0478 - Rev 12 page 21/31



This bit is reserved in the documentation and must be used only on the stream that manages data transfers for USART/UART peripherals.

## 2.16 LPUART

## 2.16.1 DMA stream locked when transferring data to/from LPUART

#### Description

When an LPUART is issuing a DMA request to transfer data, if a concurrent transfer occurs, the requested transfer may not be served and the DMA stream may stay locked.

#### Workaround

Use the alternative peripheral DMA channel protocol by setting bit 20 of the DMA SxCR register.

This bit is reserved in the documentation and must be used only on the stream that manages data transfers for LPUART peripherals.

## 2.17 SPI2S

## 2.17.1 Master data transfer stall at system clock much faster than SCK

#### **Description**

With the system clock (spi\_pclk) substantially faster than SCK (spi\_ker\_ck divided by a prescaler), SPI master data transfer can stall upon setting the CSTART bit within one SCK cycle after the EOT event (EOT flag raise) signaling the end of the previous transfer.

## Workaround

Apply one of the following measures:

- Disable then enable SPI after each EOT event.
- Upon EOT event, wait for at least one SCK cycle before setting CSTART.
- Prevent EOT events from occurring, by setting transfer size to undefined (TSIZE = 0) and by triggering transmission exclusively by TXFIFO writes.

## 2.17.2 Corrupted CRC return at non-zero UDRDET setting

## Description

With non-zero setting of UDRDET[1:0] bitfield, the SPI slave can transmit the first bit of CRC pattern corrupted, coming wrongly from the UDRCFG register instead of SPI\_TXCRC. All other CRC bits come from the SPI\_TXCRC register, as expected.

#### Workaround

Keep TXFIFO non-empty at the end of transfer.

## 2.17.3 TXP interrupt occurring while SPI disabled

## **Description**

SPI2S peripheral is set to its default state when disabled (SPE = 0). This flushes the FIFO buffers and resets their occupancy flags. TXP and TXC flags become set (the latter if the TSIZE field contains zero value), triggering interrupt if enabled with TXPIE or EOTIE bit, respectively. The resulting interrupt service can be spurious if it tries to write data into TXFIFO to clear the TXP and TXC flags, while both FIFO buffers are inaccessible (as the peripheral is disabled).

ES0478 - Rev 12 page 22/31



Keep TXP and TXC (the latter if the TSIZE field contains zero value) interrupt disabled whenever the SPI2S peripheral is disabled.

## 2.17.4 Possible corruption of last-received data depending on CRCSIZE setting

## **Description**

With the CRC calculation disabled (CRCEN = 0), the transfer size bitfield set to a value greater than zero (TSIZE[15:0] > 0), and the length of CRC frame set to less than 8 bits (CRCSIZE[4:0] < 00111), the last data received in the RxFIFO may be corrupted.

## Workaround

Keep the CRCSIZE[4:0] bitfield at its default setting (00111) during the data reception if CRCEN = 0 and TSIZE[15:0] > 0.

## 2.18 FDCAN

## 2.18.1 Desynchronization under specific condition with edge filtering enabled

## **Description**

FDCAN may desynchronize and incorrectly receive the first bit of the frame if:

- the edge filtering is enabled (the EFBI bit of the FDCAN CCCR register is set), and
- the end of the integration phase coincides with a falling edge detected on the FDCAN\_Rx input pin

If this occurs, the CRC detects that the first bit of the received frame is incorrect, flags the received frame as faulty and responds with an error frame.

Note:

This issue does not affect the reception of standard frames.

#### Workaround

Disable edge filtering or wait for frame retransmission.

## 2.18.2 Tx FIFO messages inverted under specific buffer usage and priority setting

## **Description**

Two consecutive messages from the Tx FIFO may be inverted in the transmit sequence if:

- FDCAN uses both a dedicated Tx buffer and a Tx FIFO (the TFQM bit of the FDCAN\_TXBC register is cleared), and
- the messages contained in the Tx buffer have a higher internal CAN priority than the messages in the Tx FIFO.

ES0478 - Rev 12 page 23/31



Apply one of the following measures:

- Ensure that only one Tx FIFO element is pending for transmission at any time:
  - The Tx FIFO elements may be filled at any time with messages to be transmitted, but their transmission requests are handled separately. Each time a Tx FIFO transmission has completed and the Tx FIFO gets empty (TFE bit of FDACN IR set to 1) the next Tx FIFO element is requested.
- Use only a Tx FIFO:
  - Send both messages from a Tx FIFO, including the message with the higher priority. This message has to wait until the preceding messages in the Tx FIFO have been sent.
- Use two dedicated Tx buffers (for example, use Tx buffer 4 and 5 instead of the Tx FIFO). The following pseudo-code replaces the function in charge of filling the Tx FIFO:

```
Write message to Tx Buffer 4

Transmit Loop:

Request Tx Buffer 4 - write AR4 bit in FDCAN_TXBAR

Write message to Tx Buffer 5

Wait until transmission of Tx Buffer 4 complete (IR bit in FDCAN_IR),

read T04 bit in FDCAN_TXBTO

Request Tx Buffer 5 - write AR5 bit of FDCAN_TXBAR

Write message to Tx Buffer 4

Wait until transmission of Tx Buffer 5 complete (IR bit in FDCAN_IR),

read T05 bit in FDCAN_TXBTO
```

## 2.18.3 DAR mode transmission failure due to lost arbitration

#### **Description**

In DAR mode, the transmission may fail due to lost arbitration at the first two identifier bits.

#### Workaround

Upon failure, clear the corresponding Tx buffer transmission request bit TRPx of the FDCAN\_TXBRP register and set the corresponding cancellation finished bit CFx of the FDCAN\_TXBCF register, then restart the transmission.

ES0478 - Rev 12 page 24/31



## Important security notice

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST
  products. These certification bodies are therefore independently responsible for granting or revoking
  security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations,
  assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies
  which may be used in conjunction with an ST product are based on standards which were not developed
  by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies
  or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or
  technologies.
- While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.

ES0478 - Rev 12 page 25/31



## **Revision history**

Table 6. Document revision history

| Date         | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29-Jan-2020  | 7       | First public release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |         | Added silicon revision 'X'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |         | Removed System limitation "Unstable LSI when it clocks RTC or CSS on LSE".                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              |         | Added ADC limitations: Section 2.7.1 New context conversion initiated without waiting for trigger when writing new context in ADC_JSQR with JQDIS = 0 and JQM = 0, Section 2.7.2 Two consecutive context conversions fail when writing new context in ADC_JSQR just after previous context completion with JQDIS = 0 and JQM = 0, Section 2.7.3 Unexpected regular conversion when two consecutive injected conversions are performed in Dual interleaved mode and Section 2.7.4 ADC_AWDy_OUT reset by non-guarded channels. |
|              |         | Added DAC limitation: Section 2.8.2 DMA underrun flag not set when an internal trigger is detected on the clock cycle of the DMA request acknowledge.                                                                                                                                                                                                                                                                                                                                                                        |
|              |         | Added FMC limitation: Section 2.5.3 Unsupported read access with unaligned address.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29-Jun-2020  | 8       | Added TIM limitations: Section 2.11.2 Consecutive compare event missed in specific conditions and Section 2.11.3 Output compare clear not working with external counter reset.                                                                                                                                                                                                                                                                                                                                               |
| 20 0411 2020 | 0       | Added RTC limitations: Section 2.13.3 A tamper event fails to trigger timestamp or timestamp overflow events during a few cycles after clearing TSF, Section 2.13.4 REFCKON write protection associated to INIT KEY instead of CAL KEY and Section 2.13.5 Tamper flag not set on LSE failure detection.                                                                                                                                                                                                                      |
|              |         | Added I2C limitations: Section 2.14.4 OVR flag not set in underrun condition and Section 2.14.5 Transmission stalled after first byte transfer                                                                                                                                                                                                                                                                                                                                                                               |
|              |         | Added USART limitations: Section 2.15.1 Anticipated end-of-transmission signaling in SPI slave mode, Section 2.15.2 Data corruption due to noisy receive line and Section 2.15.3 DMA stream locked when transferring data to/from USART/UART.                                                                                                                                                                                                                                                                                |
|              |         | Added SPI limitation: Section 2.17.4 Possible corruption of last-received data depending on CRCSIZE setting.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |         | Added FDCAN limitations: Section 2.18.1 Desynchronization under specific condition with edge filtering enabled, Section 2.18.2 Tx FIFO messages inverted under specific buffer usage and priority setting, and Section 2.18.3 DAR mode transmission failure due to lost arbitration.                                                                                                                                                                                                                                         |
|              |         | Updated Section 2.3.1 BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear description.                                                                                                                                                                                                                                                                                                                                                                                       |
|              |         | Updated Section 2.5.3 Unsupported read access with unaligned address workaround.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 16-Oct-2020  | 020 9   | Added the following OCTOSPI errata: Section 2.6.8 Memory-mapped write error response when DQS output is disabled, Section 2.6.9 Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split, Section 2.6.10 Single-, dual-and quad-SPI modes not functional with DQS input enabled and Section 2.6.12 Data not sampled correctly on reads without DQS and with less than two cycles before the data phase.                                                                             |
|              |         | Removed START bit is cleared upon setting ADDRCF, not upon address match I2C erratum.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |         | Removed Receiver timeout counter wrong start in two-stop-bit configuration USART erratum and added .                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |         | Added the following system limitations: LSE CSS detection occurs even when the LSE CSS is disabled and Secure firmware install (SFI) is not supported.                                                                                                                                                                                                                                                                                                                                                                       |
| 25-Jun-2021  | 10      | Removed DMA limitation <i>DMA stream locked when transferring data to/from USART/UART</i> since it is already present in USART section.                                                                                                                                                                                                                                                                                                                                                                                      |
|              |         | Added the following OCTOSPI limitation: Deadlock can occur under certain conditions.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |         | Updated Overshoot on VREFBUF output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |         | Replaced USART by USART/UART in USART limitations                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

ES0478 - Rev 12 page 26/31



## STM32H7A3xI STM32H7A3xG STM32H7B0xB STM32H7B3xI

| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |         | Added note to erratum Secure firmware install (SFI) is not supported (2.2.3) in Table 4. Summary of device documentation errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             |         | System errata:  • Updated LSE CSS detection occurs even when the LSE CSS is disabled (2.2.2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             |         | Added erratum Output current sunk or sourced by Pxy_C pins (2.2.4).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 21-Apr-2022 | 11      | OCTOSPI errata: updated Indirect read and automatic status-polling transfers without address phase not starting (2.6.1), Period defined in MAXTRAN bitfield not respected in specific condition (2.6.2), DTR octal-SPI indirect read data corrupted if last two bytes are read at a specific condition (2.6.3), Odd address alignment and odd byte number not supported at specific conditions (2.6.7), Memory-mapped write error response when DQS output is disabled (2.6.8), Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split (2.6.9), Single-, dual- and quad-SPI modes not functional with DQS input enabled (2.6.10), Data not sampled correctly on reads without DQS and with less than two cycles before the data phase (2.6.12) and Deadlock can occur under certain conditions (2.6.13). |
|             |         | ADC errata: added Injected data stored in the wrong ADC_JDRx registers (2.7.5) and ADC slave data may be shifted in Dual regular simultaneous mode (2.7.6).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             |         | LPTIM errata: updated Device may remain stuck in LPTIM interrupt when clearing event flag (2.12.2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             |         | Added LPUART erratum DMA stream locked when transferring data to/from LPUART (2.16.1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             |         | Added Section Important security notice.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3-Jul-2025  | 12      | Removed summary table footnote for the erratum Secure firmware install (SFI) is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

ES0478 - Rev 12 page 27/31



## **Contents**

| 1 | Sum  | mary of  | f device errata2                                                                                              |
|---|------|----------|---------------------------------------------------------------------------------------------------------------|
| 2 | Desc | cription | of device errata5                                                                                             |
|   | 2.1  | Core .   | 5                                                                                                             |
|   |      | 2.1.1    | CPUID register returns r1p1 instead of r1p2                                                                   |
|   | 2.2  | System   | n5                                                                                                            |
|   |      | 2.2.1    | Performing a system reset during Flash memory program or erase operation is not supported                     |
|   |      | 2.2.2    | LSE CSS detection occurs even when the LSE CSS is disabled 5                                                  |
|   |      | 2.2.3    | Secure firmware install (SFI) is not supported6                                                               |
|   |      | 2.2.4    | Output current sunk or sourced by Pxy_C pins                                                                  |
|   | 2.3  | BDMA     | 6                                                                                                             |
|   |      | 2.3.1    | BDMA disable failure and error flag omission upon simultaneous transfer error and global flag clear           |
|   | 2.4  | DMAM     | UX6                                                                                                           |
|   |      | 2.4.1    | SOFx not asserted when writing into DMAMUX_CCFR register 6                                                    |
|   |      | 2.4.2    | OFx not asserted for trigger event coinciding with last DMAMUX request                                        |
|   |      | 2.4.3    | OFx not asserted when writing into DMAMUX_RGCFR register                                                      |
|   |      | 2.4.4    | Wrong input DMA request routed upon specific DMAMUX_CxCR register write coinciding with synchronization event |
|   | 2.5  | FMC .    | 7                                                                                                             |
|   |      | 2.5.1    | Dummy read cycles inserted when reading synchronous memories                                                  |
|   |      | 2.5.2    | Wrong data read from a busy NAND memory                                                                       |
|   |      | 2.5.3    | Unsupported read access with unaligned address                                                                |
|   | 2.6  | OCTO     | SPI8                                                                                                          |
|   |      | 2.6.1    | Indirect read and automatic status-polling transfers without address phase not starting 8                     |
|   |      | 2.6.2    | Period defined in MAXTRAN bitfield not respected in specific condition 8                                      |
|   |      | 2.6.3    | DTR octal-SPI indirect read data corrupted if last two bytes are read at a specific condition 9               |
|   |      | 2.6.4    | Spurious interrupt in AND-match polling mode with full data masking                                           |
|   |      | 2.6.5    | Hybrid wrap data transfer corruption upon an internal event                                                   |
|   |      | 2.6.6    | Hybrid wrap registers not functional                                                                          |
|   |      | 2.6.7    | Odd address alignment and odd byte number not supported at specific conditions 10                             |
|   |      | 2.6.8    | Memory-mapped write error response when DQS output is disabled                                                |
|   |      | 2.6.9    | Byte possibly dropped during an SDR read in clock mode 3 when a transfer gets automatically split             |
|   |      | 2.6.10   | Single-, dual- and quad-SPI modes not functional with DQS input enabled                                       |
|   |      | 2.6.11   | Additional bytes read in Indirect mode with DQS input enabled when data length is too short                   |

ES0478 - Rev 12 page 28/31



|      | 2.6.12  | Data not sampled correctly on reads without DQS and with less than two cycles be the data phase                                             |      |  |  |  |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
|      | 2.6.13  | Deadlock can occur under certain conditions                                                                                                 | . 12 |  |  |  |
|      | 2.6.14  | OCTOSPI DDR mode not supported with DQS disabled                                                                                            | . 12 |  |  |  |
| 2.7  | ADC     |                                                                                                                                             | . 13 |  |  |  |
|      | 2.7.1   | New context conversion initiated without waiting for trigger when writing new contex ADC_JSQR with JQDIS = 0 and JQM = 0                    |      |  |  |  |
|      | 2.7.2   | Two consecutive context conversions fail when writing new context in ADC_JSQR just a previous context completion with JQDIS = 0 and JQM = 0 |      |  |  |  |
|      | 2.7.3   | Unexpected regular conversion when two consecutive injected conversions are perform in Dual interleaved mode                                |      |  |  |  |
|      | 2.7.4   | ADC_AWDy_OUT reset by non-guarded channels                                                                                                  | . 14 |  |  |  |
|      | 2.7.5   | Injected data stored in the wrong ADC_JDRx registers                                                                                        | . 14 |  |  |  |
|      | 2.7.6   | ADC slave data may be shifted in Dual regular simultaneous mode                                                                             | . 14 |  |  |  |
| 2.8  | DAC     |                                                                                                                                             | . 15 |  |  |  |
|      | 2.8.1   | Invalid DAC channel analog output if the DAC channel MODE bitfield is programmed be DAC initialization                                      |      |  |  |  |
|      | 2.8.2   | DMA underrun flag not set when an internal trigger is detected on the clock cycle of DMA request acknowledge                                |      |  |  |  |
| 2.9  | VREFBUF |                                                                                                                                             |      |  |  |  |
|      | 2.9.1   | Overshoot on VREFBUF output                                                                                                                 | . 15 |  |  |  |
|      | 2.9.2   | VREFBUF Hold mode cannot be used                                                                                                            | . 15 |  |  |  |
| 2.10 | PSSI    |                                                                                                                                             | . 16 |  |  |  |
|      | 2.10.1  | Bus error if FIFO overrun occurs during master access to the FIFO                                                                           | . 16 |  |  |  |
| 2.11 | TIM     |                                                                                                                                             | . 16 |  |  |  |
|      | 2.11.1  | One-pulse mode trigger not detected in master-slave reset + trigger configuration                                                           | . 16 |  |  |  |
|      | 2.11.2  | Consecutive compare event missed in specific conditions                                                                                     | . 16 |  |  |  |
|      | 2.11.3  | Output compare clear not working with external counter reset                                                                                | . 17 |  |  |  |
| 2.12 | LPTIM.  |                                                                                                                                             | . 17 |  |  |  |
|      | 2.12.1  | Device may remain stuck in LPTIM interrupt when entering Stop mode                                                                          | . 17 |  |  |  |
|      | 2.12.2  | Device may remain stuck in LPTIM interrupt when clearing event flag                                                                         | . 17 |  |  |  |
| 2.13 | RTC an  | nd TAMP                                                                                                                                     | . 18 |  |  |  |
|      | 2.13.1  | Calendar initialization may fail in case of consecutive INIT mode entry                                                                     | . 18 |  |  |  |
|      | 2.13.2  | Alarm flag may be repeatedly set when the core is stopped in debug                                                                          | . 18 |  |  |  |
|      | 2.13.3  | A tamper event fails to trigger timestamp or timestamp overflow events during a few cycleter clearing TSF                                   |      |  |  |  |
|      | 2.13.4  | REFCKON write protection associated to INIT KEY instead of CAL KEY                                                                          | . 19 |  |  |  |
|      | 2.13.5  | Tamper flag not set on LSE failure detection                                                                                                | . 19 |  |  |  |
| 2.14 | I2C     |                                                                                                                                             | . 19 |  |  |  |
|      |         |                                                                                                                                             |      |  |  |  |

ES0478 - Rev 12 page 29/31







|          | 2.14.1  | Wrong data sampling when data setup time (t <sub>SU;DAT</sub> ) is shorter than one I2C kernel c period |      |  |  |
|----------|---------|---------------------------------------------------------------------------------------------------------|------|--|--|
|          | 2.14.2  | Spurious bus error detection in master mode                                                             | . 20 |  |  |
|          | 2.14.3  | Spurious master transfer upon own slave address match                                                   | . 20 |  |  |
|          | 2.14.4  | OVR flag not set in underrun condition                                                                  | . 20 |  |  |
|          | 2.14.5  | Transmission stalled after first byte transfer                                                          | . 21 |  |  |
| 2.15     | USART   | T/UART                                                                                                  | .21  |  |  |
|          | 2.15.1  | Anticipated end-of-transmission signaling in SPI slave mode                                             | . 21 |  |  |
|          | 2.15.2  | Data corruption due to noisy receive line                                                               | . 21 |  |  |
|          | 2.15.3  | DMA stream locked when transferring data to/from USART/UART                                             | . 21 |  |  |
| 2.16     | •       |                                                                                                         |      |  |  |
|          | 2.16.1  | DMA stream locked when transferring data to/from LPUART                                                 | . 22 |  |  |
| 2.17     | SPI2S   |                                                                                                         | . 22 |  |  |
|          | 2.17.1  | Master data transfer stall at system clock much faster than SCK                                         | . 22 |  |  |
|          | 2.17.2  | Corrupted CRC return at non-zero UDRDET setting                                                         | . 22 |  |  |
|          | 2.17.3  | TXP interrupt occurring while SPI disabled                                                              | . 22 |  |  |
|          | 2.17.4  | Possible corruption of last-received data depending on CRCSIZE setting                                  | . 23 |  |  |
| 2.18     | FDCAN   | ١                                                                                                       | . 23 |  |  |
|          | 2.18.1  | Desynchronization under specific condition with edge filtering enabled                                  | . 23 |  |  |
|          | 2.18.2  | Tx FIFO messages inverted under specific buffer usage and priority setting                              | . 23 |  |  |
|          | 2.18.3  | DAR mode transmission failure due to lost arbitration                                                   | . 24 |  |  |
| mportant | securit | y notice                                                                                                | .25  |  |  |
| •        |         | ······································                                                                  |      |  |  |

ES0478 - Rev 12 page 30/31



## **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics - All rights reserved

ES0478 - Rev 12 page 31/31