

## Trench gate field-stop, 650 V, 15 A, low-loss M series IGBT die in D7 packing



#### **Features**

- 6 µs of minimum short-circuit withstand time
- Low V<sub>CE(sat)</sub> = 1.55 V (typ.) @ I<sub>C</sub> = 15 A
- Positive V<sub>CE(sat)</sub> temperature coefficient
- · Tight parameter distribution
- Maximum junction temperature: T<sub>J</sub> = 175 °C

### **Applications**

- Motor control
- UPS

EGCD

- Solar
- · General-purpose inverter

#### **Description**

This device is an IGBT developed using an advanced proprietary trench gate field-stop structure. The device is part of the M series IGBTs, which represent an optimal balance between inverter system performance and efficiency where low-loss and short-circuit functionality are essential. Furthermore, the positive  $V_{\text{CE(sat)}}$  temperature coefficient and tight parameter distribution result in safer paralleling operation.

| Product status link |  |
|---------------------|--|
| STG15M65F2D7        |  |

| Product summary         |                             |  |  |  |  |
|-------------------------|-----------------------------|--|--|--|--|
| Order code STG15M65F2D7 |                             |  |  |  |  |
| V <sub>CE</sub>         | 650 V                       |  |  |  |  |
| I <sub>CN</sub>         | 15 A                        |  |  |  |  |
| Die size                | 3.04 x 3.04 mm <sup>2</sup> |  |  |  |  |
| Packing                 | D7                          |  |  |  |  |



# 1 Mechanical parameters

**Table 1. Mechanical parameters** 

| Symbol                                             |                                | Value                                | Unit   |  |
|----------------------------------------------------|--------------------------------|--------------------------------------|--------|--|
| Die size including so                              | Die size including scribe line |                                      | mm²    |  |
| Wafer size                                         | Wafer size                     |                                      | mm     |  |
| Maximum possible dice                              | e per wafer                    | 2897                                 | dice   |  |
| Die thickness                                      | 3                              | 70                                   | μm     |  |
| Front-side passiv                                  | ation                          | Silicon nitride                      |        |  |
| Emitter pad size including gate pad  Gate pad size |                                | 2.38 x 2.37                          | mm²    |  |
|                                                    |                                | 0.50 x 0.50                          | mm²    |  |
| Front-side metallization                           | Composition                    |                                      |        |  |
| Front-side metalization                            | Thickness                      | 4.5                                  | μm     |  |
| Back-side metallization                            | Composition                    | AI/Ti/NiV/Ag                         |        |  |
| back-side metalization                             | Thickness                      | 0.65                                 | μm     |  |
| Die bond                                           |                                | Electrically conductive glue or soft | solder |  |
| Recommended wire bonding                           |                                | ≤500                                 | μm     |  |

DS12526 - Rev 1 page 2/10



## 2 Electrical ratings

 $T_J$  = 25 °C unless otherwise specified

Table 2. Absolute maximum ratings

| Symbol                            |                                            | Parameter                                                                                                           |            | Unit |
|-----------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------|------|
| V <sub>CES</sub>                  | Collector-emitter voltage (V <sub>GE</sub> | Collector-emitter voltage (V <sub>GE</sub> = 0 V)                                                                   |            | V    |
| V <sub>GE</sub>                   | Gate-emitter voltage                       |                                                                                                                     | ±20        | V    |
| I <sub>CN</sub> <sup>(1)</sup>    | Continuous collector current a             | Continuous collector current at T = 100 °C                                                                          |            | Α    |
| I <sub>CP</sub> <sup>(1)(2)</sup> | Pulsed collector current                   |                                                                                                                     | 45         | Α    |
| . (3)                             | Chart aircuit withotand time               | $V_{CC} = 400 \text{ V}, V_{GE} = 13 \text{ V},$<br>$V_{CE(peak)} \le 650 \text{ V}, T_{Jstart} \le 150 \text{ °C}$ | 10         | μs   |
| t <sub>SC</sub> <sup>(3)</sup>    | Short -circuit withstand time              | V <sub>CC</sub> = 400 V, V <sub>GE</sub> = 15 V,<br>V <sub>CE(peak)</sub> ≤ 650 V, T <sub>Jstart</sub> ≤ 150 °C     | 6          | μs   |
| T <sub>J</sub>                    | Operating junction temperatur              | re range                                                                                                            | -55 to 175 | °C   |

Nominal collector current for die packaged in ST discrete solution. Current level depends on the assembly thermal properties and is limited by maximum junction temperature.

DS12526 - Rev 1 page 3/10

<sup>2.</sup> Pulse width is limited by maximum junction temperature.

<sup>3.</sup> Not tested at chip level, verified by design/characterization



### 3 Electrical characteristics

Table 3. Static characteristics (tested on wafer unless otherwise specified)

| Symbol               | Parameter                            | Test conditions                                | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------|------------------------------------------------|------|------|------|------|
| V <sub>(BR)CES</sub> | Collector-emitter breakdown voltage  | I <sub>C</sub> = 250 μA, V <sub>GE</sub> = 0 V | 650  |      |      | V    |
| V <sub>CE(sat)</sub> | Collector-emitter saturation voltage | V <sub>GE</sub> = 15 V, I <sub>C</sub> = 15 A  |      |      | 2.2  | V    |
| V <sub>GE(th)</sub>  | Gate threshold voltage               | $V_{CE} = V_{GE}, I_{C} = 500 \mu A$           | 5    | 6    | 7    | V    |
| I <sub>CES</sub>     | Collector cut-off current            | V <sub>GE</sub> = 0 V, V <sub>CE</sub> = 650 V |      |      | 25   | μΑ   |
| I <sub>GES</sub>     | Gate-emitter leakage current         | V <sub>CE</sub> = 0 V, V <sub>GE</sub> = ±20 V |      |      | ±250 | μA   |

Table 4. Electrical characteristics (not tested at chip level, verified by design/characterization)

| Symbol               | Parameter                            | Test conditions                                                                          | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
|                      |                                      | V <sub>GE</sub> = 15 V, I <sub>C</sub> = 15 A                                            | -    | 1.55 | 2.0  | V    |
| V <sub>CE(sat)</sub> | Collector-emitter saturation voltage | $V_{GE}$ = 15 V, $I_{C}$ = 15 A, $T_{J}$ = 175 °C                                        | -    | 2.1  |      | V    |
| C <sub>ies</sub>     | Input capacitance                    | V <sub>CE</sub> = 25 V, f = 1 MHz,<br>V <sub>GE</sub> = 0 V                              | -    | 1250 |      | pF   |
| C <sub>oes</sub>     | Output capacitance                   |                                                                                          | -    | 80   |      | pF   |
| C <sub>res</sub>     | Reverse transfer capacitance         |                                                                                          | -    | 25   |      | pF   |
| Qg                   | Total gate charge                    | $V_{CC} = 520 \text{ V}, I_{C} = 15 \text{ A},$<br>$V_{GE} = 0 \text{ to } 15 \text{ V}$ | -    | 45   |      | nC   |

Table 5. Switching characteristics on inductive load

| Symbol                          | Parameter                 | Test conditions                                                                                   | Min. | Тур. | Max. | Unit |
|---------------------------------|---------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>              | Turn-on delay time        | V 400 V 1 45 A                                                                                    | -    | 24   | -    | ns   |
| t <sub>r</sub>                  | Current rise time         |                                                                                                   | -    | 7.8  | -    | ns   |
| t <sub>d(off)</sub>             | Turn-off-delay time       | $V_{CC} = 400 \text{ V}, I_{C} = 15 \text{ A},$<br>$V_{GE} = 15 \text{ V}, R_{G} = 12 \Omega$     | -    | 93   | -    | ns   |
| t <sub>f</sub>                  | Current fall time         | - V <sub>GE</sub> = 15 V, K <sub>G</sub> = 12 Ω                                                   | -    | 106  | -    | ns   |
| E <sub>off</sub> <sup>(1)</sup> | Turn-off switching energy |                                                                                                   | -    | 0.45 | -    | mJ   |
| t <sub>d(on)</sub>              | Turn-on delay time        |                                                                                                   | -    | 24.8 | -    | ns   |
| t <sub>r</sub>                  | Current rise time         | $V_{CC}$ = 400 V, $I_{C}$ = 15 A,<br>$V_{GE}$ = 15 V, $R_{G}$ = 12 $\Omega$ ,<br>$T_{J}$ = 175 °C | -    | 9.2  | -    | ns   |
| t <sub>d(off)</sub>             | Turn-off-delay time       |                                                                                                   | -    | 96   | -    | ns   |
| t <sub>f</sub>                  | Current fall time         |                                                                                                   | -    | 169  | -    | ns   |
| E <sub>off</sub> <sup>(1)</sup> | Turn-off switching energy |                                                                                                   | -    | 0.61 | -    | mJ   |

<sup>1.</sup> Including the tail of the collector current.

Note:

The aforementioned values are not tested at chip level and are strongly dependent on the package/module design and the mounting technology. Refer to STGP15M65DF2 datasheet for further information.

DS12526 - Rev 1 page 4/10



# 4 Die layout

Figure 1. Die drawing (dimensions are in mm)



GADG280320181114IG

Table 6. Die delivery

| Package<br>option | Description                                                                                                              | Details                                                                                                                                                                                 |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7                | Wafer (8 inches) tested, inked, cut on sticky foil on 10.8" (276 mm) ring (see Figure 2. D7 drawing and die orientation) | Wafer (8 inches) is held by ring protected by two carton shells, inside a plastic envelope sealed under vacuum. Maximum number of wafers for each package is 5, weight is about 3.7 kg. |

DS12526 - Rev 1 page 5/10



Wafer Metallic ring
Gate pad

Figure 2. D7 drawing and die orientation

Picture not in scale, used for demonstration purposes

GADG280320181118IG

DS12526 - Rev 1 page 6/10



### 5 Additional information

#### 5.1 Additional testing and screening

For customers requiring product supplied as known good die (KGD) or requiring specific die level testing (i.e. for dynamic and switching characterization), please contact the local ST sales office.

If KGD is requested, the shipping delivery is D8.

### 5.2 Shipping

Several shipping options are offered, consult the local ST sales office for availability:

- Die on film sticky foil suffix on sales type D7
- · Carrier tape suffix on sales type D8

#### 5.3 Handling

- Products must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- · Products must be handled only in a class 1000 or better-designated clean room environment.
- Singular die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

#### 5.4 Wafer/die storage

Once the packaging is opened, the wafer must be stored in a dry, inert atmosphere, such as nitrogen. Optimum temperature for storage is  $18 \,^{\circ}\text{C} \pm 2 \,^{\circ}\text{C}$  with as few variations as possible to avoid parasitic polymerization of the adhesive. Sawn wafers must be processed within 12 weeks after receipt by customer. After the customer opens the package, the customer is responsible for the products.

DS12526 - Rev 1 page 7/10



## **Revision history**

**Table 7. Document revision history** 

| Date        | Version | Changes                                                  |
|-------------|---------|----------------------------------------------------------|
| 18-Apr-2018 | 1       | Initial release. The document status is production data. |

DS12526 - Rev 1 page 8/10



## **Contents**

| 1    | Mech    | anical parameters                | . 2 |
|------|---------|----------------------------------|-----|
| 2    | Elect   | rical ratings                    | .3  |
| 3    | Elect   | rical characteristics            | .4  |
| 4    | Die la  | yout                             | . 5 |
| 5    | Addit   | ional information                | .7  |
|      | 5.1     | Additional testing and screening | . 7 |
|      | 5.2     | Shipping                         | . 7 |
|      | 5.3     | Handling                         | . 7 |
|      | 5.4     | Wafer/die storage                | . 7 |
| Revi | ision h | nistory                          | .8  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics – All rights reserved

DS12526 - Rev 1 page 10/10