



## 100 V, 1.1 m $\Omega$ typ., 474 A, e-mode PowerGaN transistor

#### **Features**



En-FCLGA 5x6



G4D5678S123

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> | Series |  |
|--------------|-----------------|--------------------------|----------------|--------|--|
| SGT1D5R10MEA | 100 V           | 1.5 mΩ                   | 474 A          | G-HEMT |  |

- · Enhancement mode normally off transistor
- Very high switching speed
- · High power management capability
- Extremely low capacitances
- Zero reverse recovery charge

### **Applications**

- DC-DC converters
- Motor driver
- Solar system MPPT

#### **Description**

The SGT1D5R10MEA is a 100 V, 474 A e-mode PowerGaN transistor. The resulting device provides extremely low conduction losses, high current capability and ultrafast switching operation to enable high power density and unbeatable efficiency performances.



#### Product status link

SGT1D5R10MEA

| Product summary         |               |  |  |
|-------------------------|---------------|--|--|
| Order code SGT1D5R10MEA |               |  |  |
| Marking                 | 1D5R10M       |  |  |
| Package En-FCLGA 5x6    |               |  |  |
| Packing                 | Tape and reel |  |  |



# 1 Electrical ratings

 $T_C$  = 25 °C unless otherwise specified.

Table 1. Absolute maximum ratings

| Symbol           | Parameter                                                                 | Value      | Unit |
|------------------|---------------------------------------------------------------------------|------------|------|
| $V_{DS}$         | Drain-source voltage                                                      | 100        | V    |
| V <sub>GS</sub>  | Gate-source voltage                                                       | -4 to 6    | V    |
| 1-               | Drain current (continuous) at T <sub>C</sub> = 25 °C                      | 474        |      |
| I <sub>D</sub>   | Drain current (continuous) at T <sub>C</sub> = 100 °C                     | 300        | A    |
| I <sub>DM</sub>  | Pulse drain current ( $V_{GS}$ = 5 V, $T_J$ = 25 °C, $t_p$ = 100 $\mu$ s) | 980        | Α    |
| P <sub>TOT</sub> | Total power dissipation at T <sub>C</sub> = 25 °C                         | 658        | W    |
| T <sub>stg</sub> | Storage temperature range                                                 | -55 to 150 | °C   |
| T <sub>J</sub>   | Operating junction temperature range                                      | -40 to 150 | °C   |

Table 2. Thermal data

| Symbol                           | Parameter                               | Value | Unit |
|----------------------------------|-----------------------------------------|-------|------|
| R <sub>thJC</sub>                | Thermal resistance, junction-to-case    | 0.2   | °C/W |
| R <sub>thJA</sub> <sup>(1)</sup> | Thermal resistance, junction-to-ambient | 38.1  | °C/W |

1. When mounted on a standard 1 inch² area of FR-4 PCB with 2-oz copper.

DB5663 - Rev 1 page 2/5



### 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified.

Table 3. Static

| Symbol                       | Parameter                         | Test conditions                                                         | Min. | Тур. | Max. | Unit |  |
|------------------------------|-----------------------------------|-------------------------------------------------------------------------|------|------|------|------|--|
| lana                         | Duein assures leakens assured     | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 100 V                          |      | 2.5  | 200  | μA   |  |
| I <sub>DSS</sub> Drain-sourc | Drain-source leakage current      | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 100 V, T <sub>J</sub> = 125 °C |      | 500  |      |      |  |
| I <sub>GSS</sub>             | Gate-source leakage current       | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 6 V                            |      | 2    | 200  | μΑ   |  |
| V <sub>GS(th)</sub>          | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_D = 19 \text{ mA}$                               | 0.9  | 1.1  | 2.1  | V    |  |
| R <sub>DS(on)</sub>          | Static drain-source on-resistance | V <sub>GS</sub> = 5 V, I <sub>D</sub> = 2.5 A                           |      | 1.1  | 1.5  | mΩ   |  |

Table 4. Dynamic

| Symbol                            | Parameter                                    | Test conditions                                                      | Min. | Тур. | Max. | Unit |
|-----------------------------------|----------------------------------------------|----------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                            |                                                                      | -    | 2350 | -    | pF   |
| C <sub>oss</sub>                  | Output capacitance                           | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 50 V                        | -    | 1010 | -    | pF   |
| C <sub>rss</sub>                  | Reverse transfer capacitance                 |                                                                      | -    | 14   | -    | pF   |
| C <sub>o(er)</sub> <sup>(1)</sup> | Equivalent output capacitance energy related | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 50 V                        | -    | 1415 | -    | pF   |
| C <sub>o(tr)</sub> <sup>(2)</sup> | Equivalent output capacitance time related   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 50 V                        | -    | 2000 | -    | pF   |
| R <sub>g</sub>                    | Intrinsic gate resistance                    | f = 5 MHz, I <sub>D</sub> = 0 A                                      | -    | 0.73 | -    | Ω    |
| V <sub>plat</sub>                 | Gate plateau voltage                         | V <sub>GS</sub> = 5 V, V <sub>DS</sub> = 50 V, I <sub>D</sub> = 50 A | -    | 1.9  | -    | V    |
| Qg                                | Total gate charge                            | V <sub>GS</sub> = 5 V, V <sub>DS</sub> = 50 V, I <sub>D</sub> = 50 A | -    | 19   | -    | nC   |
| Q <sub>gs</sub>                   | Gate-source charge                           |                                                                      | -    | 4.2  | -    | nC   |
| Q <sub>gd</sub>                   | Gate-drain charge                            | VGS - 3 V, VDS - 30 V, ID - 30 A                                     | -    | 3    | -    | nC   |
| Q <sub>gs(th)</sub>               | Gate charge at treshold                      |                                                                      | -    | 2.4  | -    | nC   |
| Q <sub>rr</sub>                   | Reverse recovery charge                      | V = 0 V V = 50 V                                                     | -    | 0    | -    | nC   |
| Q <sub>oss</sub>                  | Output charge                                | $V_{GS} = 0 \text{ V}, V_{DS} = 50 \text{ V}$                        | -    | 100  | -    | nC   |

C<sub>O(er)</sub> is a constant capacitance value that gives the same stored energy as C<sub>OSS</sub> while V<sub>DS</sub> is rising from 0 to the stated value.

Table 5. Reverse conduction

| Symbol          | Parameter                    | Test conditions                               | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>SD</sub> | Source-drain reverse voltage | $V_{GS} = 0 \text{ V}, I_{SD} = 50 \text{ A}$ | -    | 1.8  | -    | V    |

DB5663 - Rev 1 page 3/5

<sup>2.</sup>  $C_{O(tr)}$  is a constant capacitance value that gives the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to the stated value.



## **Revision history**

Table 6. Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 08-Oct-2025 | 1        | First release. |

DB5663 - Rev 1 page 4/5



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice.

In the event of any conflict between the provisions of this document and the provisions of any contractual arrangement in force between the purchasers and ST, the provisions of such contractual arrangement shall prevail.

The purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

The purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of the purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

If the purchasers identify an ST product that meets their functional and performance requirements but that is not designated for the purchasers' market segment, the purchasers shall contact ST for more information.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics – All rights reserved

DB5663 - Rev 1 page 5/5