

#### L9352B

#### Four channel valve driver

Data Brief

#### **Features**

- Four low-side output driver with protection diagnostics.
  - 2 channels designed as conventional switch ( $r_{ON}$ = 0.2  $\Omega$  typ.) with integrated 60 V Zener diodes clamp.
  - 2 current controlled channels ( $r_{ON}$ = 0.2  $\Omega$  typ.) with current range from 0 mA to 2.25 A typ. with integrated recirculation diodes.
- Output slope control
- Short circuit protection
- Selective overtemperature shutdown
- Open load and over load current detection
- Ground and supply loss detection
- External clock control
- Recirculation path control
- Regulator drift detection
- Regulator error control
- Electrostatic discharge (ESD) protection

#### **Description**

The L9352B is designed to drive inductive loads in low side configurations like hydraulic valves used in ABS/ESC systems.

Integrated active Zener diodes clamp (for channel 1 and 2) or free wheeling diodes (for channel 3 and 4) allow the recirculation of the inductive loads.



All four channels are monitored with a status output. All wiring to the loads and supply pins of the device are controlled. The device is self-protected against short circuit at the outputs and overtemperature. For each channel, one independent push-pull status output is used for a parallel diagnostic function.

Channel 3 and 4 work as current controlled channels. The target value of the current is given by the duty cycle (DC) of the 2 kHz PWM input signal.

The output current is controlled through the output PWM of the power stage. The regulator limits of 10% or 90% are detected and monitored with the status signal. The current is measured during the recirculation phase of the load. Using an external clock frequency of 250 kHz, the PWM output frequency is 3.9 kHz.

A digital PI (proportional and integrating) regulator is performed in order to internally control the target current basing on the load current measurements.

Table 1. Device summary

| Order code   | Package    | Packing       |
|--------------|------------|---------------|
| L9352B-LF    | PowerSO-36 | Tray          |
| L9352B-TR-LF | PowerSO-36 | Tape and reel |

Block diagram L9352B

# 1 Block diagram

Figure 1. Block diagram



L9352B Pins description

## 2 Pins description

Figure 2. Pins connection (top view)



Table 2. Pins description

| N°     | Pin   | Description                        |
|--------|-------|------------------------------------|
| 1      | GND   | Logic ground                       |
| 2, 3   | PGND3 | Power ground - Channel 3           |
| 4, 5   | Q3    | Power output - Channel 3           |
| 6, 7   | D3    | Free-wheeling diode - Channel 3    |
| 8, 9   | Q1    | Power output - Channel 1           |
| 10, 11 | Q2    | Power output - Channel 2           |
| 12, 13 | D4    | Free-wheeling diode - Channel 4    |
| 14, 15 | Q4    | Power output - Channel 4           |
| 16, 17 | PGND4 | Power ground - Channel 4           |
| 18     | NC    | Not Connected                      |
| 19     | VCC   | 5 V supply                         |
| 20     | VDD   | 5 V supply                         |
| 21     | ST4   | Status output - Channel 4          |
| 22     | IN2   | Control input - Channel 2          |
| 23     | IN4   | Control input - Channel 4          |
| 24     | ST2   | Status output - Channel 2          |
| 25     | EN    | Enable input for all four channels |

Pins description L9352B

Table 2. Pins description (continued)

| N°     | Pin   | Description                      |
|--------|-------|----------------------------------|
| 26     | TEST  | Enable input for drift detection |
| 27, 28 | PGND2 | Power ground - Channel 2         |
| 29     | VS    | Supply voltage                   |
| 30, 31 | PGND1 | Power ground - Channel 1         |
| 32     | ST1   | Status output - Channel 1        |
| 33     | IN3   | Control input - Channel 3        |
| 34     | IN1   | Control input - Channel 1        |
| 35     | ST3   | Status output - Channel 3        |
| 36     | CLK   | Clock input                      |

## 3 Electrical specifications

## 3.1 Absolute maximum ratings

Table 3. Absolute maximum ratings

| Symbol                                      | Parameter                                                     | Conditions              | Min  | Тур | Max                 | Unit |
|---------------------------------------------|---------------------------------------------------------------|-------------------------|------|-----|---------------------|------|
| V <sub>S</sub>                              | Supply voltage                                                |                         | -0.3 |     | 40                  | V    |
| $V_{CC}, V_{DD}$                            | Supply voltage                                                |                         | -0.3 |     | 6                   | V    |
| VQ                                          | Output voltage static                                         |                         |      |     | 40                  | V    |
| $V_Q$                                       | Output voltage during clamping                                | t < 1 ms                |      |     | 60                  | V    |
| $V_{IN}, V_{EN}$                            | Input voltage IN1 to IN4, EN                                  | I <sub>I</sub> < l10lmA | -1.5 |     | 6                   | V    |
| V <sub>CLK</sub>                            | Input voltage CLK                                             |                         | -1.5 |     | 6                   | V    |
| V <sub>ST</sub>                             | Output voltage status                                         |                         | -0.3 |     | 6                   | V    |
| $V_{D}$                                     | Recirculation circuits D3, D4                                 |                         |      |     | 40                  | V    |
| V <sub>DRmax</sub>                          | Max. reverse breakdown voltage of free wheeling diodes D3, D4 |                         |      |     | 55                  | V    |
| I <sub>Q1/2</sub>                           | Output current for Q1 and Q2                                  |                         | >5   |     | internal<br>limited | Α    |
| I <sub>Q3/4</sub>                           | Output current for Q3 and Q4                                  |                         | >3   |     | internal<br>limited | Α    |
| I <sub>Q1/2</sub> ,<br>I <sub>PGND1/2</sub> | Output current at reversal supply for Q1 and Q2               |                         | -4   |     |                     | Α    |
| I <sub>Q3/4</sub> ,<br>I <sub>PGND3/4</sub> | Output current at reversal supply for Q3 and Q4               |                         | -2   |     |                     | Α    |
| I <sub>ST</sub>                             | Output current status pin                                     |                         | -5   |     | 5                   | mA   |
| EQ                                          | Switch off energy for inductive loads                         |                         |      |     | 50                  | mJ   |

## 3.2 ESD susceptibility

Table 4. Human body model

| Pin                  | Conditions                     | Min | Тур | Max | Unit |
|----------------------|--------------------------------|-----|-----|-----|------|
| All pins             |                                | ±2  |     |     | kV   |
| Output pins (Qx, Dx) | vs. common GND (PGND1-4 + GND) | ±4  |     |     | kV   |

### 4 Package information

In order to meet environmental requirements, ST (also) offers these devices in ECOPACK<sup>®</sup> packages. ECOPACK<sup>®</sup> packages are lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Figure 3. PowerSO-36 mechanical data and package dimensions



L9352B Revision history

# 5 Revision history

Table 5. Document revision history

| Date        | Revision | Changes             |
|-------------|----------|---------------------|
| 17-Jun-2008 | 1        | Initial release.    |
| 17-Sep-2013 | 2        | Updated Disclaimer. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

