

# AN4180 Application note

LNBH25L supply and control IC with step-up and I2C interface

#### Introduction

This application note provides additional information and suggestions about the correct use of the LNBH25L device. All waveforms shown are based on the evaluation board STEVAL-CBL013V1 described in *Section 4: "Component selection guide"*. The LNBH25L is a low-cost integrated solution for supplying/interfacing satellite LNB modules. Its performance is very good with the minimum quantity of external components. It includes all functions needed for the LNB supply and interface, in accordance with international standards. Moreover, it includes an I<sup>2</sup>C bus interface and, thanks to a fully integrated step-up DC-DC converter, it works with a single input voltage supply range from 8 V to 16 V.



Figure 1: LNBH25L internal block diagram

September 2015 DocID023761 Rev 1 1/22

| C | $\boldsymbol{\wedge}$ | n | 4 | Δ | n | + | c |
|---|-----------------------|---|---|---|---|---|---|
|   | LJ                    |   |   | _ |   |   |   |

| 1 | Block d | liagram description                                    | 5          |
|---|---------|--------------------------------------------------------|------------|
|   | 1.1     | Step-up controller                                     | 5          |
|   | 1.2     | Voltage reference block                                | 5          |
|   | 1.3     | I <sup>2</sup> C interface digital core and diagnostic | 5          |
|   | 1.4     | Linear post-regulator and current limit                | 5          |
| 2 | DiSEqC  | data encoding                                          |            |
|   | 2.1     | 22 kHz external source (EXTM=TEN=1)                    | 6          |
|   | 2.2     | DiSEqC data envelope source (EXTM=0; TEN=1)            | 8          |
|   | 2.3     | 22 kHz tone in continuous mode (EXTM=0; TEN=1; DSQIN   | √ pin=H)10 |
| 3 | Pin des | cription                                               | 11         |
| 4 | Compo   | nent selection guide                                   | 13         |
|   | 4.1     | Input capacitors                                       | 14         |
|   | 4.2     | DC-DC converter output capacitors                      | 14         |
|   | 4.3     | DC-DC converter Schotty diode                          | 14         |
|   | 4.4     | DC-DC converter inductor                               | 15         |
|   | 4.5     | Output current limit selection                         | 16         |
|   | 4.6     | Undervoltage diode protection                          | 16         |
|   | 4.7     | TVS diode                                              | 16         |
| 5 | Layout  | guidelines                                             | 18         |
|   | 5.1     | PCB layout                                             | 18         |
|   | 5.2     | Start-up procedure                                     | 20         |
| 6 | Revisio | n history                                              | 21         |
|   |         |                                                        |            |

AN4180 List of tables

# List of tables

| Table 1: Pin description                   | 11 |
|--------------------------------------------|----|
| Table 2: LNBH25L evaluation board BOM list |    |
| Table 3: Recommended Schottky diode        | 15 |
| Table 4: Recommended inductors             |    |
| Table 5: Recommended ST LNBTVS             |    |
| Table 6: Document revision history         |    |



List of figures AN4180

# List of figures

| Figure 1: LNBH25L internal block diagram                                          | 1  |
|-----------------------------------------------------------------------------------|----|
| Figure 2: 22 kHz external source                                                  | 6  |
| Figure 3: 22 kHz external source activation delay                                 | 7  |
| Figure 4: 22 kHz external source deactivation delay                               | 7  |
| Figure 5: DiSEqC data envelope source                                             |    |
| Figure 6: DiSEqC data envelope source activation delay                            |    |
| Figure 7: DiSEqC data envelope source deactivation delay                          | 9  |
| Figure 8: 22 kHz tone in continuous mode                                          | 10 |
| Figure 9: Pin configuration (marking view)                                        | 11 |
| Figure 10: STEVAL-CBL013V1 evaluation board schematic for DiSEqC1.x communication | 13 |
| Figure 11: DC-DC converter output stage with ferrite bead                         | 14 |
| Figure 12: Recommended TVS diode connection                                       | 17 |
| Figure 13: STEVAL-CBL013V1 top layer                                              | 18 |
| Figure 14: STEVAL-CBL013V1 bottom layer                                           | 19 |
| Figure 15: STEVAL-CBL013V1 component layout                                       | 19 |
| Figure 16: PCB connector                                                          | 20 |

## 1 Block diagram description

The LNBH25L internal blocks are described in the following sections.

#### 1.1 Step-up controller

The LNBH25L features a built-in step-up DC-DC converter that, from a single supply source ranging from 8 V to 16 V, generates the voltages that allow the linear post-regulator to work with minimum power dissipation. The external components of the DC-DC converter are connected to the LX and VUP pins (see *Figure 10: "STEVAL-CBL013V1 evaluation board schematic for DiSEqC1.x communication"*). No external power MOSFET is needed.

#### 1.2 Voltage reference block

This block includes the undervoltage lockout circuit, which disables the whole circuit when the supplied VCC pin drops below a fixed threshold (4.7 V typ.) and a power-on reset sets all the I<sup>2</sup>C registers to zero when the VCC turns on and rises from zero above the threshold (4.8 V typ.). If the input voltage is lower than LPD (low power diagnostic) minimum thresholds (6.7 V typ.), the PNG I<sup>2</sup>C bit is set to "1" by the voltage reference block.

### 1.3 I<sup>2</sup>C interface digital core and diagnostic

The device main functions are controlled by I<sup>2</sup>C bus, the data communication protocol from the main microprocessor to the LNBH25L and vice versa, which takes place through SDA and SCL pins. By writing to 4 control registers, all the LNBH25L functions can be managed. Moreover, 2 status registers can be read back and 3 diagnostic functions are received by the IC. The LNBH25L I<sup>2</sup>C interface address can be selected between two different addresses by setting the voltage level of the dedicated ADDR pin.

Three bits report the diagnostic status of eight internal monitoring functions:

 ${f OLF}$ : overload fault. If the output current required exceeds the current limit threshold or short-circuit occurs,  ${f OLF}\ {f I}^2{f C}$  bit is set to "1".

**OTF**: overtemperature fault. If an overheating occurs, (junction temperature exceeds 150  $^{\circ}$ C typ.) the OTF I<sup>2</sup>C bit is set to "1".

**PNG**: power not good. If the input voltage (VCC pin) is lower than LPD minimum threshold (6.7 V typ.) the PNG I<sup>2</sup>C bit is set to "1".

## 1.4 Linear post-regulator and current limit

The output voltage selection and the current selection commands join this block, which manages all the LNB output functions. This block gives feedback to the I<sup>2</sup>C interface overcurrent protection and output settings. The linear post-regulator current limit threshold can be set by an external resistor connected to the ISEL pin.

## 2 DiSEqC data encoding

The internal 22 kHz tone generator is factory-trimmed in accordance with current DiSEqC™ standards and its waveform is internally controlled by the LNBH25L tone generator in terms of rise/fall time and amplitude. The 22 kHz tone can be controlled in different ways through DISQIN logic pin and two I²C bits (EXTM and TEN).

#### 2.1 22 kHz external source (EXTM=TEN=1)

If an external 22 kHz source DiSEqC data is available, it can be connected to the DSQIN logic pin (TTL compatible). The EXTM and TEN I<sup>2</sup>C bits must be set to "1". In this case the frequency and the duty cycle of the output tone are defined by the external 22 kHz signal on the DSQIN pin.



Figure 2: 22 kHz external source

Before sending the TTL signal to the DSQIN pin, the EXTM and TEN bits must be previously set to "1". When the DSQIN internal circuit detects the 22 kHz TTL external signal code, the LNBH25L activates the 22 kHz tone on the VOUT pin with about 1 µs delay from TTL signal activation, and it stops with about 60 µs delay after the 22 kHz TTL signal on DSQIN has expired, refer to Figure 3: "22 kHz external source activation delay" and Figure 4: "22 kHz external source deactivation delay".

Figure 3: 22 kHz external source activation delay



Figure 4: 22 kHz external source deactivation delay



### 2.2 DiSEqC data envelope source (EXTM=0; TEN=1)

Using an external DiSEqC data envelope source connected to the DSQIN logic pin, the  $I^2C$  tone control bits must be set: EXTM = 0 and TEN = 1. In this manner, the internal 22 kHz signal is superimposed to the VOUT DC voltage to generate the LNB output 22 kHz tone. During the period in which the DSQIN is kept high, the internal control circuit activates the 22 kHz tone output.



Figure 5: DiSEqC data envelope source

22 kHz tone on the VOUT pin is active with about 6 µs delay from the DSQIN TTL signal rising edge, and it stops with a delay time in the range from 15 µs to 60 µs after the 22 kHz TTL signal on DSQIN has expired (refer to Figure 6: "DiSEqC data envelope source activation delay" and Figure 7: "DiSEqC data envelope source deactivation delay").

GIPG2008151356LM

22 bits tone colors

22 bits tone colors

22 bits tone colors

23 bits tone colors

23 bits tone colors

24 bits tone colors

25 bits tone colors

27 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits tone colors

21 bits tone colors

22 bits tone colors

23 bits tone colors

24 bits tone colors

25 bits tone colors

26 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits tone colors

21 bits tone colors

22 bits tone colors

25 bits tone colors

26 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits tone colors

21 bits tone colors

22 bits tone colors

25 bits tone colors

26 bits tone colors

27 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits tone colors

21 bits tone colors

22 bits tone colors

25 bits tone colors

26 bits tone colors

27 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits tone colors

21 bits tone colors

22 bits tone colors

27 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits tone colors

21 bits tone colors

21 bits tone colors

22 bits tone colors

22 bits tone colors

23 bits tone colors

24 bits tone colors

27 bits tone colors

27 bits tone colors

28 bits tone colors

29 bits tone colors

20 bits t

Figure 6: DiSEqC data envelope source activation delay





# 2.3 22 kHz tone in continuous mode (EXTM=0; TEN=1; DSQIN pin=H)

If a 22 kHz presence is requested in continuous mode, the integrated tone generator can be activated through the TEN I<sup>2</sup>C bit. In this case the DSQIN TTL pin must be pulled high and the EXTM bit set to "0".



Figure 8: 22 kHz tone in continuous mode

AN4180 Pin description

## 3 Pin description

The LNBH25L is available in QFN24L with exposed pad package for surface mount assembly. The below figure shows the device pinout while *Table 1* briefly summarizes the pin functions.

24 23 22 19 21 20 VUP VOUT GND NC GND DSQIN 1 GND 18 NC 2 GND VCC 17 3 16 LX VBYP LNBH25L 4 PGND 15 **GND** 5 NC 14 NC 6 ADDR NC 13 NC SCL SDA ISEL NC NC 7 10 11 12 8 9 GIPG2108151126LM

Figure 9: Pin configuration (marking view)

Table 1: Pin description

| Pin                     | Symbol | Name Function                                                |                                                                                                                                                |  |
|-------------------------|--------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3                       | LX     | NMOS drain                                                   | Integrated N-channel power MOSFET drain                                                                                                        |  |
| 4                       | PGND   | Power ground                                                 | DC-DC converter power ground to be connected directly to the exposed pad                                                                       |  |
| 6                       | ADDR   | Address setting                                              | Two I <sup>2</sup> C bus addresses available by setting the address pin level voltage                                                          |  |
| 7                       | SCL    | Serial clock                                                 | Serial clock Clock from/to I <sup>2</sup> C bus                                                                                                |  |
| 8                       | SDA    | Serial data Bi-directional data from/to I <sup>2</sup> C bus |                                                                                                                                                |  |
| 9                       | ISEL   | Current selection                                            | The resistor RSEL connected between ISEL and GND defines the linear regulator current limit threshold. Refer to output current limit selection |  |
| 2, 15,<br>18, 19,<br>23 | GND    | Analog ground                                                | Analog circuit ground. To be connected directly to the exposed pad                                                                             |  |

Pin description AN4180

| Pin                                       | Symbol | Name                                                                                                                                                                          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 16                                        | ВҮР    | Bypass<br>capacitor                                                                                                                                                           | Needed for internal pre-regulator filtering. The BYP pin is intended to connect an external ceramic capacitor only. Any connection of this pin to external current or voltage sources may cause permanent damage to the device                                                                                                                                                                                                                                                                                                       |  |  |
| 17                                        | VCC    | Supply input                                                                                                                                                                  | 8 to 16 V IC DC-DC power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 20                                        | VOUT   | LNB output port                                                                                                                                                               | Output of the integrated very low drop linear regulator. See truth table for voltage selections and description                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 21                                        | VUP    | Step-up voltage Input of the linear post-regulator. The voltage on thi monitored by the internal step-up controller to keep minimum dropout across the linear pass transistor |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 22                                        | DSQIN  | DSQIN for<br>DiSEqC<br>envelope input<br>or external 22<br>kHz TTL input                                                                                                      | It can be used as DiSEqC envelope input or external 22 kHz TTL input depending on the EXTM I <sup>2</sup> C bit setting as follows: EXTM=0, TEN=1: it accepts the DiSEqC envelope code from the main µcontroller. The LNBH25L uses this code to modulate the internally generated 22 kHz carrier. If EXTM=TEN=1: it accepts the external 22 kHz logic signals, which activate the 22 kHz tone output (refer to data encoding application information). Pull up high if the tone output is activated by TEN I <sup>2</sup> C bit only |  |  |
| Epad                                      | Epad   | Exposed pad                                                                                                                                                                   | To be connected with power ground and to the ground layer through vias to dissipate heat                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 1, 5, 10,<br>11, 12,<br>13, 14,<br>18, 24 | NC     | Not internally connected                                                                                                                                                      | Not internally connected pins. These pins can be connected to GND to improve thermal performance                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

## 4 Component selection guide

The LNBH25L application schematic in *Figure 10: "STEVAL-CBL013V1 evaluation board schematic for DiSEqC1.x communication"* shows the typical configurations for a single LNB power supply for DiSEqC 1.x communication.

Figure 10: STEVAL-CBL013V1 evaluation board schematic for DiSEqC1.x communication





TVS diode has to be used if surge protection is required.

Table 2: LNBH25L evaluation board BOM list

| Component | Notes                                  |  |  |
|-----------|----------------------------------------|--|--|
| IC1       | LNBH25L (QFN24L) exposed pad           |  |  |
| C1        | 10 μF, 25 V ceramic capacitor          |  |  |
| C2        | 100 μF, 50 V electrolytic capacitor    |  |  |
| C3        | 1 μF, 50 V ceramic capacitor           |  |  |
| C6        | 0.01 μF, 35 V ceramic capacitors       |  |  |
| C4, C5    | 0.22 μF, 50 V ceramic capacitor        |  |  |
| D1        | STPS130A or any similar Schottky diode |  |  |
| D2        | S1A general purpose diode              |  |  |

| Component | Notes                                                                                                                           |
|-----------|---------------------------------------------------------------------------------------------------------------------------------|
| D3        | BAT43 (or any Schottky diode with $I_{F(AV)}$ > 0.2 A, $V_{RRM}$ > 25 V) or BAT30, BAT54, TMM BAT43, 1N5818                     |
| TVS       | LNBTVS22-XX TVS protection diode is suggested. Any other solution can be used depending on the requested surge protection level |
| L1        | 10 μH inductor with I <sub>SAT</sub> >I <sub>PEAK</sub>                                                                         |
| RSEL      | 16.2 kΩ 1/16 W resistor                                                                                                         |

#### 4.1 Input capacitors

A ceramic bypass capacitor (C1) between 10  $\mu$ F and 47  $\mu$ F placed near the LNBH25L is needed for a stable operation. In any case, a ceramic capacitor in the range from 100 nF to 470 nF is recommended to reduce the switching noise on the input voltage pin (C4 in Figure 10: "STEVAL-CBL013V1 evaluation board schematic for DiSEqC1.x communication".

#### 4.2 DC-DC converter output capacitors

Low-cost electrolytic capacitors are needed on the DC-DC converter output stage (C2 in Figure 10: "STEVAL-CBL013V1 evaluation board schematic for DiSEqC1.x communication"). Moreover, a ceramic capacitor between 1  $\mu$ F and 4.7  $\mu$ F is recommended to reduce high frequency switching noise (C3 in Figure 11: "DC-DC converter output stage with ferrite bead"). The switching noise is due to the voltage spikes of the fast switching action of the output switch, and to the parasitic inductance of the output capacitors. To further reduce switching noise, a ferrite bead is recommended between the capacitors (refer to the below figure).

D2

Ferrite bead VUP

C2 C3

LX LNBH25L

GIPG2108151207LM

Figure 11: DC-DC converter output stage with ferrite bead

The capacitor voltage rating must be at least 25 V, but if the highest voltage selection condition is used ( $V_{SEL1} = V_{SEL2} = V_{SEL3} = V_{SEL4} = 1$ ), 35 V or higher voltage capacitors are suggested.

## 4.3 DC-DC converter Schotty diode

In typical application conditions, 1 A Schottky diode is suitable for the LNBH25L DC-DC converter. Taking into consideration that the DC-DC converter Schottky diode must be selected depending on the application conditions, (V<sub>RRM</sub> > 25 V) one N-channel Schottky diode, such as the STPS130A is recommended. The average current flowing through the



Schottky diode is lower than  $I_{peak}$  and can be calculated using the equation 1. In worst-case conditions, such as low input voltage and higher output current, a Schottky diode capable of supporting the  $I_{peak}$  should be selected.  $I_{peak}$  can be calculated using equation 2.

Equation 1: Id = IOUT x VOUT/VIN

Table 3: Recommended Schottky diode

| Vendor              | Order code | I <sub>F</sub> (AV) | V <sub>F</sub> (max.) |
|---------------------|------------|---------------------|-----------------------|
|                     | 1N5818     | 1 A                 | 0.50 V                |
|                     | 1N5819     | 1 A                 | 0.55 V                |
|                     | STPS130A   | 1 A                 | 0.46 V                |
| STMicrolectronics   | STPS1L30A  | 1 A                 | 0.30 V                |
| STIVILLIOIECTIONICS | STPS2L30A  | 2 A                 | 0.45 V                |
|                     | 1N5822     | 3 A                 | 0.52 V                |
|                     | STPS340    | 3 A                 | 0.63 V                |
|                     | STPS3L40A  | 3 A                 | 0.5 V                 |

#### 4.4 DC-DC converter inductor

The LNBH25L operates with a 10  $\mu$ H inductor for the entire range of supply voltage and load current. The inductor saturation current rating (where inductance is approximately 70% of zero current inductance) must be greater than the switch peak current ( $I_{peak}$ ) calculated at:

- maximum load (IOUTmax.)
- minimum input voltage (VINmin.)
- maximum DC-DC output voltage (VUPmax. = VOUTmax. + 1 V)

In this condition the switch peak current is calculated using the formula in equation 2:

#### **Equation 2:**

Ipeak = 
$$\frac{\text{VUPmax} \cdot \text{IOUTmax}}{\text{Eff} \cdot \text{VINmin.}} + \frac{\text{VINmin.}}{2\text{LF}} \left(1 - \frac{\text{VIN min.}}{\text{VUPmax.}}\right)$$

where:

Eff: is the efficiency of the DC-DC converter (93% typ. at the highest load)

L: is the inductance (10 µH typ.)

F: is the PWM frequency (440 kHz typ.)

Here below an example by using 10 µH coil.

The application condition as follows:

VOUTmax. = 19.150 V (supposing  $V_{SEL1} = V_{SEL2} = V_{SEL4} = 1$ ,  $V_{SEL2} = 0$ )

VINmin. = 11 V

VUPmax. = VOUTmax. +V<sub>DROP</sub> = 19.150 V+1 V = 20.150 V IOUTmax. = 500 mA

Eff = 90%



By using equation 1, Ipeak is:

#### Equation 3:

Ipeak = 
$$\frac{20.150 \cdot 0.5}{0.9 \cdot 11} + \frac{11}{2 \cdot 10 \cdot 10^6 \cdot 440 \cdot 10^3} \left(1 - \frac{11}{20.150}\right) = 1.23 \,\text{A}$$

**Table 4: Recommended inductors** 

| Supplier  | Order code     | I <sub>SAT</sub> (A) | DRC(mΩ) | Mounting type |
|-----------|----------------|----------------------|---------|---------------|
| Coilcraft | LPS6235-103MLB | 2.3                  | 100     | SMT           |

Several inductors suitable for the LNBH25L are listed in the above table, although there are many other manufacturers and devices that can be used. Consult each manufacturer for more detailed information since many different shapes and sizes are available. Ferrite core inductors should be used to obtain the best efficiency. Choose an inductor that can handle at least the I<sub>peak</sub> current without saturating, and ensure that the inductor has a low DRC (copper wire resistance) to minimize power losses and, consequently, to maximize total efficiency.

#### 4.5 Output current limit selection

The linear regulator current limit threshold can be set through an external resistor connected to ISEL pin. The resistor value defines the output current limit using the below equation:

#### **Equation 4:**

$$I_{\text{max.}}$$
 typ. (A) =  $\frac{13915}{RSEI^{1.111}}$ 

Where RSEL is the resistor connected between the ISEL pin and GND. The highest selectable current limit threshold is 0.750 A (typ.) with RSEL = 16.2 k $\Omega$ .

## 4.6 Undervoltage diode protection

During a short-circuit removal on the LNB output, negative voltage spikes may occur on the VOUT pin. To prevent reliability problems, a low-cost Schottky diode (D3) is used between this pin and GND.

#### 4.7 TVS diode

The LNBH25L device is directly connected to the antenna cable in a set-top box. Atmospheric phenomenon can cause high voltage discharges on the antenna cable causing damage to the attached devices. Surge pulses occur due to direct or indirect lightning strikes to an external (outdoor) circuit. This leads to currents or electromagnetic fields causing high voltage or current transients. The LNBH25L device doesn't withstand such high energy discharges, so transient voltage suppressor (TVS) devices are used to protect the LNBH25L and other devices electrically connected to the antenna cable.

D2

to LNB if connector

Lseries > 13 nH

VUP

VOUT

LNBTVSxx

LNBTVSxx

GIPG2108151257LM

Figure 12: Recommended TVS diode connection

The LNBTVS, developed by STMicroelectronics, is a dedicated lightning and electrical overstress surge protection for LNB voltage regulators. This protection complies with the stringent IEC61000-4-5 standard with surges up to 500 A with a whole range of products for a cost/performance optimization.

The correct choice of the TVS diode must be taken into account according to the maximum peak power dissipation that the diode supports.

Ppp(W) Order code VBR<sub>typ.</sub>(V) 10/100 μs LNBTVS4-220 1800 23.1 LNBTVS4-221 23.1 2000 LNBTVS4-222S 23.1 2000 LNBTVS6-221S 21.3 3000

Table 5: Recommended ST LNBTVS

Select the TVS diode, which is able to support the Ppp(W).

Layout guidelines AN4180

## 5 Layout guidelines

Due to high current levels and fast switching waveforms, which radiate noise, a proper PC board layout and a star ground configuration to protect sensitive analog ground are very important. Besides, lead lengths should be minimized to reduce stray capacitances, trace resistance, and radiated noise. Ground noise could be minimized by connecting GND, the input bypass capacitor ground lead, and the output filter capacitor ground lead to a single point (star ground configuration). Input bypass capacitors (C1 and C4) should be placed as close as possible to VCC and GND and the DC-DC output capacitors (C2 and C3) as close as possible to VUP. Excessive noise on the VCC input may falsely trigger the undervoltage circuitry, resetting the I<sup>2</sup>C internal registers. If this occurs, the registers are set to zero and the LNBH25L is in shutdown mode.

#### 5.1 PCB layout

Any switch mode power supply requires a good design of the PCB (printed circuit board) layout in order to achieve the top of performance in terms of system functionality. Component placing, GND trace routing and their widths are usually the major issues. Basic rules, commonly used for DC-DC converters for a good PCB layout, should be followed. All traces, carrying current, should be drawn on the PCB as short and thick as possible. This should minimize resistive and inductive parasitic effects, gaining system efficiency.



Figure 13: STEVAL-CBL013V1 top layer

AN4180 Layout guidelines

Figure 14: STEVAL-CBL013V1 bottom layer



Figure 15: STEVAL-CBL013V1 component layout



Layout guidelines AN4180

# 5.2 Start-up procedure

To test the board, you need:

- I<sup>2</sup>C BUS interface
- LNBH25L/26L testing software
- Dual output power supply
- Electronic load

Step 1: the LNBH25L/26L testing software

Step 2: plug the I<sup>2</sup>C connector in CN5

Step 3: supply the evaluation board with CN1

Figure 16: PCB connector



AN4180 Revision history

# 6 Revision history

**Table 6: Document revision history** 

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 03-Sep-2015 | 1        | First release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved